

November 2012

# FR014H5JZ (14m $\Omega$ , -30V) High-Side Reverse Bias / Reverse Polarity Protector With Integrated Over Voltage Transient Suppression

### **Features**

- Up to -30V Reverse-Bias Protection
- Nano Seconds of Reverse-Bias Blocking Response Time
- +32V 24-Hour "Withstand" Rating
- 14mΩ Typical Series Resistance at 5V
- Integrated TVS Over Voltage Suppression
- MLP 3.3x3.3 Package Size
- RoHs Compliant
- USB Tested and Compatible

## **Applications**

- USB 1.0, 2.0 and 3.0 Devices
- USB Charging
- Mobile Devices
- Mobile Medical
- POS Systems
- Toys
- Any DC Barrel Jack Powered Device
- Any DC Devices subject to Negative Hot Plug or Inductive Transients
- Automotive Peripherals



### **Description**

Reverse bias is an increasingly common fault event that may be generated by user error, improperly installed batteries, automotive environments, erroneous connections to third-party chargers, negative "hot plug" transients, inductive transients, and readily available negatively biased rouge USB chargers.

Fairchild circuit protection is proud to offer a new type of reverse bias protection devices. The FR devices are low resistance, series switches that, in the event of a reverse bias condition, shut off power and block the negative voltage to help protect downstream circuits.

The FR devices are optimized for the application to offer best in class reverse bias protection and voltage capabilities while minimizing size, series voltage drop, and normal operating power consumption.

In the event of a reverse bias application, FR014H5JZ devices effectively provide a full voltage block and can easily protect -0.3V rated silicon.

From a power perspective, in normal bias, a  $14m\Omega$  FR device in a 1.5A application will generate only 21mV of voltage drop or 32mW of power loss. In reverse bias, FR devices dissipate less then  $20\mu W$  in a 16V reverse bias event. This type of performance is not possible with a diode solution.

Benefits extend beyond the device. Due to low power dissipation, not only is the device small, but heat sinking requirements and cost can be minimized as well.

## **Ordering Information**

| Part Number | Top Mark | Package                                                      | Packing Method                                  |
|-------------|----------|--------------------------------------------------------------|-------------------------------------------------|
| FR014H5JZ   | 14H      | 8-Lead, Molded Leadless Package (MLP),<br>Dual, 3.3mm Square | 3000 on Tape & Reel;<br>13-inch Reel, 12mm Tape |

## **Diagrams**



Figure 1. Block Diagram

Figure 2. Typical Schematic

## **Pin Configuration**



Figure 3. Pin Assignments

### **Pin Definitions**

| Name | Pin        | Description                                                                                                                                             |
|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| POS  | 5, 6, 7, 8 | The positive terminal of the power source. Current flows into this pin during normal operation.                                                         |
| CTL  | 4          | The control pin of the device. A negative voltage to the POS pin turns the switch on and a positive voltage turns the switch to a high-impedance state. |
| NEG  | 1, 2, 3    | The positive terminal of the load circuit to be protected. Current flows out of this pin during normal operation.                                       |

## **Absolute Maximum Ratings**

Values are at T<sub>A</sub>=25°C unless otherwise noted.

| Symbol                   | Parameter                                                                                                                                                   |              |                       |                                        |              | Value | Unit |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------|----------------------------------------|--------------|-------|------|
| V+ MAX_OP                | Steady-State Normal Operating Voltage between POS and CTL Pins $(V_{IN} = V + {}_{MAX\_OP}, I_{IN} = 1.5A, Switch On)$                                      |              |                       |                                        |              | +25   |      |
| V+ <sub>24</sub>         | 24-Hour Normal Operating Voltage Withstand Capability between POS and CTL Pins (V <sub>IN</sub> = V+ <sub>24</sub> , I <sub>IN</sub> = 1.5A, Switch On) (1) |              |                       |                                        |              | +32   | V    |
| V- MAX_OP                | Steady-State<br>(V <sub>IN</sub> = V- <sub>MAX</sub>                                                                                                        |              | Stan                  | doff Voltage between POS               | and CTL Pins | -30   |      |
| I <sub>IN</sub>          | Input Current                                                                                                                                               |              | $V_{\text{IN}}$       | = 5V, Continuous <sup>(2)</sup> (see F | 8            | Α     |      |
| TJ                       | Operating Junction Temperature                                                                                                                              |              |                       |                                        |              | 150   | °C   |
| -                        | Davis Diagination                                                                                                                                           |              | T <sub>C</sub> = 25°C |                                        |              | 36    | W    |
| P <sub>D</sub>           | Power Dissipation                                                                                                                                           |              |                       | = 25°C <sup>(2)</sup> (see Figure 4)   | 2.3          |       |      |
| I <sub>DIODE_CONT</sub>  | Steady-State Diode Continuous Forward Current from POS to NEG <sup>(2)</sup> (see Figure 4)                                                                 |              |                       |                                        |              | 2     | A    |
| I <sub>DIODE_PULSE</sub> | Pulsed Diode Forward Current from POS to NEG (300µs Pulse) (2) (see Figure 5)                                                                               |              |                       |                                        |              | 450   |      |
|                          | Human Body Model, JESD22-A114                                                                                                                               |              |                       |                                        |              | 8     |      |
|                          |                                                                                                                                                             | Charged Devi | ce N                  | lodel, JESD22-C101                     | 2            |       |      |
| ESD                      |                                                                                                                                                             |              |                       | NEG is shorted to CTL                  | Contact      | 8     | kV   |
|                          |                                                                                                                                                             |              | l,                    | and connected to GND                   | Air          | 15    | KV   |
|                          |                                                                                                                                                             |              |                       | No external connection                 | Contact      | 3     |      |
|                          |                                                                                                                                                             |              |                       | between NEG and CTL                    | Air          | 4     |      |

#### Notos

- 1. The V<sub>+24</sub> rating is NOT a survival guarantee. It is a statistically calculated survivability reference point taken on qualification devices, where the predicted failure rate is less than 0.01% at the specified voltage for 24 hours. It is intended to indicate the device's ability to withstand transient events that exceed the recommended operating voltage rating. Specification is based on qualification devices tested using accelerated destructive testing at higher voltages, as well as production pulse testing at the V<sub>+24</sub> level. Production device field life results may vary. Results are also subject to variation based on implementation, environmental considerations, and circuit dynamics. Systems should never be designed with the intent to normally operate at V<sub>+24</sub> levels. Contact Fairchild Semiconductor for additional information.
- 2. The device power dissipation and thermal resistance (R<sub>θ</sub>) are characterized with device mounted on the following FR4 printed circuit boards, as shown in Figure 4 and Figure 5





Figure 4. 1 Square Inch of 2-ounce copper

Figure 5. Minimum Pads of 2-ounce Copper

### **Thermal Characteristics**

| Symbol           | Parameter                                                             | Value                            | Unit |  |
|------------------|-----------------------------------------------------------------------|----------------------------------|------|--|
| R <sub>eJC</sub> | Thermal Resistance, Junction to Case                                  | 3.4                              | °C/W |  |
| $R_{\theta JA}$  | Thermal Resistance, Junction to Ambient <sup>(2)</sup> (see Figure 4) | <sup>(2)</sup> (see Figure 4) 50 |      |  |

## **Electrical Characteristics**

Values are at  $T_A = 25$ °C unless otherwise noted.

| Symbol                            | Parai                                                                                | meter                        | Conditions                                                                                                         | Min. | Тур.  | Max. | Unit  |
|-----------------------------------|--------------------------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------|------|-------|------|-------|
| Positive Bias                     | Characteristics                                                                      |                              |                                                                                                                    |      |       |      |       |
|                                   |                                                                                      |                              | $V_{IN} = +4V$ , $I_{IN} = 1.5A$                                                                                   |      | 18    | 23   |       |
| $R_{ON}$                          |                                                                                      |                              | $V_{IN} = +5V$ , $I_{IN} = 1.5A$                                                                                   |      | 14    | 19   |       |
|                                   | Device Resistance                                                                    | e, Switch On                 | V <sub>IN</sub> = +5V, I <sub>IN</sub> = 1.5A,<br>T <sub>J</sub> = 125°C                                           |      | 20    |      | mΩ    |
|                                   |                                                                                      |                              | $V_{IN} = +12V$ , $I_{IN} = 1.5A$                                                                                  |      | 11    | 14   |       |
| $V_{ON}$                          | Input Voltage, V <sub>IN</sub> , at POS, V <sub>POS</sub> , Rea<br>Level at Given Cu | aches a Certain              | I <sub>IN</sub> = 100mA, V <sub>POS</sub> - V <sub>NEG</sub> = 50mV, V <sub>CTL</sub> = 0V                         | 2.0  | 2.4   | 3.0  | V     |
| $\Delta V_{ON}$ / $\Delta T_{J}$  | Temperature Coef                                                                     | fficient of V <sub>ON</sub>  |                                                                                                                    |      | -3.52 |      | mV/°C |
| V <sub>F</sub>                    | Diode Forward Vo                                                                     | Itage                        | V <sub>CTL</sub> = V <sub>NEG</sub> , I <sub>DIODE</sub> = 0.1A,<br>Pulse width < 300μs                            | 0.57 | 0.63  | 0.70 | V     |
| I <sub>BIAS</sub>                 | Bias Current Flow<br>during Normal Bia                                               |                              | V <sub>POS</sub> = 5V, V <sub>CTL</sub> = 0V,<br>No Load                                                           |      | 30    |      | nA    |
| Negative Bias                     | Characteristics                                                                      |                              |                                                                                                                    |      |       |      |       |
| V- MAX_OP                         | Reverse Bias Brea                                                                    | akdown Voltage               | I <sub>IN</sub> = -250μA, V <sub>CTL</sub> = V <sub>NEG</sub> =0V                                                  |      |       | -30  | V     |
| $\Delta$ V- MAX_OP / $\Delta$ T J | Reverse Bias Brea<br>Temperature Coef                                                |                              |                                                                                                                    |      | 22.5  |      | mV/°C |
| l-                                | Leakage Current fin Reverse-Bias C                                                   |                              | V <sub>POS</sub> = -20V,<br>V <sub>CTL</sub> = V <sub>NEG</sub> = 0V                                               |      | 1     |      | μА    |
| t <sub>RN</sub>                   | Time to Respond                                                                      | to Negative Bias             | V <sub>CTL</sub> = 5V, V <sub>POS</sub> = 0V, C <sub>LOAD</sub> = 10μF, Reverse Bias Startup Inrush Current = 0.2A |      |       | 50   | ns    |
| Integrated TV                     | S Performance                                                                        |                              |                                                                                                                    |      |       | •    |       |
| Vz                                | Breakdown Voltage @ I <sub>T</sub>                                                   |                              | I <sub>T</sub> = 1mA, 300μs Pulse                                                                                  | 28.5 | 30    | 31.2 | V     |
|                                   | Lookaga Current f                                                                    | rom NEC to CTI               | $V_{NEG}$ = +25V, $V_{CTL}$ = 0V                                                                                   |      | 1.5   | 10   | μΑ    |
| I <sub>R</sub>                    | Leakage Current f                                                                    | IOIII NEG 10 CTL             | $V_{NEG}$ = -25V, $V_{CTL}$ = 0V                                                                                   | _//  | -1.5  | -10  |       |
|                                   | Max Pulse                                                                            |                              | V <sub>NEG</sub> > V <sub>CTL</sub>                                                                                |      |       | 0.8  |       |
| I <sub>PPM</sub>                  | Current from<br>NEG to CTL                                                           |                              | V <sub>NEG</sub> < V <sub>CTL</sub>                                                                                |      |       | -0.9 | A     |
|                                   | Clamping                                                                             | IEC61000-4-5<br>8x20µs pulse | V <sub>NEG</sub> > V <sub>CTL</sub>                                                                                |      | 34    |      |       |
| V <sub>C</sub>                    | Voltage form NEG to CTL at I <sub>PPM</sub>                                          |                              | V <sub>NEG</sub> < V <sub>CTL</sub>                                                                                |      | -34   |      | V     |
| Dynamic Cha                       | racteristics                                                                         |                              |                                                                                                                    |      |       |      |       |
| Cı                                | Input Capacitance and CTL                                                            | between POS                  | $V_{IN} = -5V$ , $V_{CTL} = V_{NEG} = 0V$ , f = 1MHz                                                               |      | 2440  |      | く)    |
| Cs                                | Switch Capacitano and NEG                                                            | ce between POS               |                                                                                                                    |      | 564   |      | pF    |
| Co                                | Output Capacitand and CTL                                                            | ce between NEG               |                                                                                                                    |      | 2526  |      |       |
| R <sub>C</sub>                    | Control Internal Re                                                                  | esistance                    |                                                                                                                    |      | 3.6   |      | Ω     |

## **Typical Characteristics**

 $T_J = 25$ °C unless otherwise specified.



SNINIMUM INPUT CURRENT (A)

Figure 6. Switch On Resistance vs. Switch Current

Figure 7. Minimum Input Voltage to Turn On Switch vs. Current at 50mV Switch Voltage Drop





Figure 8. Effective Switch Resistance  $R_{SW}$  vs. Input Voltage  $V_{IN}$ 

Figure 9. Switch On Resistance vs. Junction Temperature at 0.1A





Figure 10. Switch On Resistance vs. Junction Temperature at 1.5A

Figure 11. Single-Pulse Maximum Power vs. Time

## **Typical Characteristics**

 $T_J$  = 25°C unless otherwise specified.



Figure 12. Startup Diode Current vs. Forward Voltage

## **Application Test Configurations**



Figure 13. Typical Application Circuit for USB Applications



Figure 14. Startup Test Circuit - Normal Bias with FR014H5JZ

## **Application Test Configurations** (Continued)



Figure 15. Startup Test Circuit - Reverse Bias with FR014H5JZ



Figure 16. Startup Test Circuit – without FR014H5JZ

### **Typical Application Waveforms**

Typical USB3.0 conditions.



Figure 17. Normal Bias Startup Waveform, DC Power Source=5V, C<sub>1</sub>=100μF, C<sub>2</sub>=10μF, R<sub>1</sub>=R<sub>2</sub>=10kΩ, R<sub>3</sub>=27Ω



Figure 18. Reverse Bias Startup Waveform, DC Power Source=5V, C<sub>1</sub>=100μF, C<sub>2</sub>=10μF, R<sub>1</sub>=R<sub>2</sub>=10kΩ, R<sub>3</sub>=27Ω

### **Typical Application Waveforms** (Continued)

Typical USB3.0 conditions.



### **Application Information**

Figure 17 shows the voltage and current waveforms when a virtual USB3.0 device is connected to a 5V source. A USB application allows a maximum source output capacitance of  $C_1$  = 120 $\mu$ F and a maximum device-side input capacitance of  $C_2$  = 10 $\mu$ F plus a maximum load (minimum resistance) of  $R_3$  = 27 $\Omega$ .  $C_1$  = 100 $\mu$ F,  $C_2$  = 10 $\mu$ F and  $R_3$  = 27 $\Omega$  were used for testing.

When the DC power source is connected to the circuit (refer to Figure 13), the built-in startup diode initially conducts the current such that the USB device powers up. Due to the initial diode voltage drop, the FR014H5JZ effectively reduces the peak inrush current of a hot plug event. Under these test conditions, the input inrush current reaches about 6A peak. While the current flows, the input voltage increases. The speed of this input voltage increase depends on the time constant formed by the load resistance  $R_3$  and load capacitance  $C_2$ . The larger the time constant, the slower the input voltage increase. As the input voltage approaches a level equal to the protector's turn-on voltage,  $V_{\rm ON}$ , the protector turns on and operates in Low-Resistance Mode as defined by  $V_{\rm IN}$  and operating current  $I_{\rm IN}$ .

In the event of a negative transient, or when the DC power source is reversely connected to the circuit, the device blocks the flow of current and holds off the voltage, thereby protecting the USB device. Figure 18 shows the voltage and current waveforms when a virtual

USB3.0 device is reversely biased; the output voltage is near 0 and response time is less than 50ns.

Figure 19 shows the voltage and current waveforms when no reverse bias protection is implemented. In Figure 17, while the reverse bias protector is present, the input voltage,  $V_{\text{IN}}$ , and the output voltage,  $V_{\text{O}}$ , are separated and look different. When this reverse bias protector is removed,  $V_{\text{IN}}$  and  $V_{\text{O}}$  merge, as shown in Figure 19 as  $V_{\text{IN}}$ . This  $V_{\text{IN}}$  is also the voltage applied to the load circuit. It can be seen that, with reverse bias protection, the voltage applied to the load and the current flowing into the load look very much the same as without reverse bias protection.

#### **Benefits of Reverse Bias Protection**

The most important benefit is to prevent accidently reverse-biased voltage from damaging the USB load. Another benefit is that the peak startup inrush current can be reduced. How fast the input voltage rises, the input/output capacitance, the input voltage, and how heavy the load is determine how much the inrush current can be reduced. In a 5V USB application, for example, the inrush current can be 5% - 20% less with different input voltage rising rate and other factors. This can offer a system designer the option of increasing  $C_2$  while keeping "effective" USB device capacitance down.

### **Physical Dimensions**



Figure 20. 8-Lead, Molded Leadless Package (MLP), 3.3mm Square

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>.





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

 2Cool™
 F-PFS™

 AccuPower™
 FRFET®

 AX-CAP™\*
 Global Power Resource®™

 BitSiC™
 GreenBridge™

 Build it Now™
 Green FPS™

 CorePLUS™
 Green FPS™ e-Series™

CorePOWERTM G $max^{TM}$   $CROSSVOLT^{TM}$  GTOTM  $CTL^{TM}$  IntelliMAXTM

Current Transfer LogicTM ISOPLANARTM

DEUXPEED® Making Small Speakers Sound Louder
Dual Cool™ and Better™

Dual Cool™

EcoSPARK® MegaBuck™

EfficientMax™ MICROCOUPLER™

ESBC™ MicroFET™

F® MicroPak™
MicroPak™
MicroPakZ™
MicroPakZ™
MillerDrive™
MotionMax™
MotionMax™
FACT Quiet Series™ mWSaver™
FAST® OptoHiT™
FastvCore™ OPTOLOGIC®
FETBench™

FlashWriter®\*

EPS™

PowerTrench<sup>®</sup> PowerXS™

Programmable Active Droop™

QFĔT<sup>®</sup>
QS™
Quiet Series™
RapidConfigure™

Saving our world, 1mW/W/kW at a time™

SignalWise™ SmartMax™ SMART START™

Solutions for Your Success™

STEALTH™
SuperFET®
SuperSOT™-3
SuperSOT™-6
SuperSOT™-8
SupreMOS®
SyncFET™
SyncLock™

SYSTEM
GENERAL®-\*

The Power Franchise®

Franchise
TinyBoost™
TinyBuck™
TinyCalc™
TinyLogic®
TINYOPTO™
TinyPower™
TinyPWM™
TinyWire™
TranSiC™
TriFault Detect™
TRUECURRENT®\*

µSerDes™

SerDes®

UHC®

Ultra FRFET™

UniFET™

VCX™

UniFET™ VCX™ VisualMax™ VoltagePlus™ XS™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a)
  are intended for surgical implant into the body or (b) support or
  sustain life, and (c) whose failure to perform when properly used in
  accordance with instructions for use provided in the labeling, can be
  reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild strongly strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

#### Definition of Terms

| Deminion of Terms        |                       |                                                                                                                                                                                                     |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |
|                          | •                     | D 100                                                                                                                                                                                               |

Rev. 162

<sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.