## MOTOROLA

SEMICONDUCTOR TECHNICAL DATA

# Advance Information

# **Electric Field Imaging Device**

The 33794 is intended for applications where noncontact sensing of objects is desired. When connected to external electrodes, an electric field is created.

The 33794 is intended for use in detecting objects in this electric field. The IC generates a low-frequency sine wave. The frequency is adjustable by using an external resistor and is optimized for 120 kHz. The sine wave has very low harmonic content to reduce harmonic interference.

The 33794 also contains support circuits for a microcontroller unit (MCU) to allow the construction of a two-chip E-field system.

#### Features

- · Supports up to 9 Electrodes and 2 References
- Shield Driver for Driving Remote Electrodes Through Coaxial Cables
- +5.0 V Regulator to Power External Circuit
- ISO-9141 Physical Layer Interface
- Lamp Driver Output
- · Watchdog and Power-ON Reset Timer
- Critical Internal Nodes Scaled and Selectable for Measurement
- · High-Purity Sine Wave Generator Tunable with External Resistor



## **ORDERING INFORMATION**

| Device        | Temperature<br>Range (T <sub>A</sub> ) | Package     |
|---------------|----------------------------------------|-------------|
| MC33794DH/R2  | -40°C to 85°C                          | 44 HSOP     |
| MC33794DWB/R2 | -40 C 10 65 C                          | 54 SOICW-EP |



This document contains certain information on a new product. Specifications and information herein are subject to change without notice.

For More Information On This Protection Go to: www.freescale.com



**MOTOROLA** Ct, intelligence everywhere



Figure 1. 33794 Simplified Internal Block Diagram



## **HSOP PIN FUNCTION DESCRIPTION**

| Pin          | Pin Name        | Formal Name            | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|-----------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | V <sub>CC</sub> | 5.0 V Regulator Output | This output pin requires a 47 $\mu\text{F}$ capacitor and provides a regulated 5.0 V for the MCU and for internal needs of the 33794.                                                                                                                                                                                                                                                                                                                                                   |
| 2, 5, 27, 43 | NC              | No connect             | These pins may be used at some future date and should be left open.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3            | AGND            | Analog Ground          | This pin is connected to the ground return of the analog circuitry. This ground should be kept free of transient electrical noise like that from logic switching. Its path to the electrical current return point should be kept separate from the return for GND.                                                                                                                                                                                                                      |
| 4            | SHIELD          | Shield Driver          | This pin connects to cable shields to cancel cable capacitance.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6, Heat Sink | GND             | Ground                 | This pin and metal backing is the IC power return and thermal radiator/conductor.                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7            | TEST            | Test Mode Control      | This pin is normally connected to circuit ground. There are special operating modes associated with this pin when it is not at ground.                                                                                                                                                                                                                                                                                                                                                  |
| 8–16         | E1–E9           | Electrode Connections  | These are the electrode pins. They are connected either directly or through coaxial cables to the electrodes for measurements. One of these electrodes can be selected at a time for capacitance measurement. All of the other unselected electrodes are grounded by an internal switch. The signal at the selected electrode pin is routed to the shield driver amplifier by an internal switch. All of the coaxial cable shields should be isolated from ground and connected SHIELD. |
| 17, 18       | REF_A,<br>REF_B | Reference Connections  | These pins can be individually selected like E1 through E9. Unlike E1 through E9, these pins are not grounded when not selected. The purpose of these pins is to allow known capacitors to be measured. By using capacitors at the low and high end of the expected range, absolute values for the capacitance on the electrodes can be computed.                                                                                                                                       |
| 19           | ISO_OUT         | ISO-9141 Output        | This pin translates ISO-9141 receive levels to 5.0 V logic levels for the MCU.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 20           | ISO_IN          | ISO-9141 Input         | This pin accepts data from the MCU to be sent over the ISO-9141 communications interface. It translates the 5.0 V logic levels from the MCU to transmit levels on the ISO-9141 bus.                                                                                                                                                                                                                                                                                                     |

#### **HSOP PIN FUNCTION DESCRIPTION (continued)**

| Pin   | Pin Name   | Formal Name               | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21    | ISO-9141   | ISO-9141 Bus              | This pin connects to the ISO-9141 bus. It provides the drive and detects signaling on the bus and translates it from the bus level to logic levels for the MCU.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 22    | LAMP_CTRL  | Lamp Control              | This signal is used to control the lamp driver. A high logic level turns on the lamp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 23    | RST        | Reset                     | This output is intended to generate the reset function of a typical MCU. It has a delay for Power-ON Reset, level detectors to force a reset when $V_{CC}$ is out-of-range high or low, and a watchdog timer that will force a reset if WD_IN is not asserted at regular intervals. Timing is derived from the oscillator and will change with changes in the resistor attached to R_OSC.                                                                                                                                                                                                                      |
| 24    | WD_IN      | Watchdog Input            | This pin must be asserted and deasserted at regular interval in order to prevent RST from being asserted. By having the MCU program perform this operation more often the allowed time, a check that the MCU is running and executing its program is assured. If this doesn't occur, the MCU will be reset. If the watchdog function is not desired, this pin may be connected to CLK to prevent a reset from being issued.                                                                                                                                                                                    |
| 25    | LAMP_GND   | Lamp Ground               | This is the ground for the current from the lamp. The current into LAMP_OUT flows out through this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 26    | LAMP_OUT   | Lamp Driver               | This is an active low output capable of sinking current of a typical indicator lamp.<br>One end of the lamp should be connected to a positive supply (for example, battery<br>voltage) and the other side to this pin. The current is limited to prevent damage to<br>the IC in the case of a short or surge during lamp turn-on or burn-out.                                                                                                                                                                                                                                                                  |
| 28    | LAMP_SENSE | Lamp Sense                | This pin is normally connected to the LAMP_OUT pin. The voltage at this pin is reduced and sent to LAMP_MON so the voltage at the lamp pin is brought into the range of the analog-to-digital converter (ADC) in the MCU.                                                                                                                                                                                                                                                                                                                                                                                      |
| 29    | LAMP_MON   | Lamp Monitor              | This pin is connected through a voltage divider to the LAMP_SENSE pin. The voltage divider scales the voltage at this pin so that battery voltage present when the lamp is off is scaled to the range of the MCU ADC. With the lamp off, this pin will be very close to battery voltage if the lamp is not burned out and the pin is not shorted to ground. This is useful as a lamp check.                                                                                                                                                                                                                    |
| 30    | DIS_SHIELD | Shield Driver Disable     | This pin is used to turn off the shield signal. The purpose of doing this is to be able to detect that the shield signal is not working or the connection to the coax shields is broken. If either of these conditions exists, there will be little or no change in the capacitance measured when the DIS_SHIELD is asserted. If the SHIELD output is working and properly connected, the capacitance of the coax will not be cancelled when this pin is asserted and the measured capacitance will appear to change by approximately the capacitance between the center conductor and the shield in the coax. |
| 34–31 | A, B, C, D | Selector Inputs           | These input pins control which electrode or reference is active. Selection values are shown in Table 1, Electrode Selection, page 14.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 35    | SIGNAL     | Undetected Signal         | This is the undetected signal being applied to the detector. It has a DC level with the low radio frequency signal superimposed on it. Care must be taken to minimize DC loading of this signal. A shift of DC will change the center point of the signal and adversely affect the detection of the signal.                                                                                                                                                                                                                                                                                                    |
| 36    | LEVEL      | Detected Level            | This is the detected, amplified, and offset representation of the signal voltage on the selected electrode. Filtering of the rectified signal is performed by a capacitor attached to LP_CAP.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 37    | PWR_MON    | Power Monitor             | This is connected through a voltage divider to $V_{PWR}$ . It allows reduction of the voltage so it will fall within the range of the ADC on the MCU.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 38    | LP_CAP     | Low-Pass Filter Capacitor | A capacitor on this pin forms a low pass filter with the internal series resistance from the detector to this pin. This pin can be used to determine the detected level before amplification or offset is applied. A 10 nF capacitor connected to this pin will smooth the rectified signal. More capacitance will increase the response time unnecessarily.                                                                                                                                                                                                                                                   |

#### **HSOP PIN FUNCTION DESCRIPTION (continued)**

| Pin | Pin Name             | Formal Name                 | Definition                                                                                                                                                                                                      |  |  |
|-----|----------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 39  | R_OSC                | Oscillator Resistor         | A resistor from this pin to circuit ground determines the operating frequency of t oscillator. The 33794 is optimized for operation around 120 kHz.                                                             |  |  |
| 40  | CLK                  | Clock                       | This pin provides a square wave output at the same frequency as the internal oscillator. The edges of the square wave coincide with the peaks (positive and negative) of the sine wave.                         |  |  |
| 41  | V <sub>DD</sub> _MON | V <sub>DD</sub> Monitor     | This is connected through a voltage divider to $V_{DD}$ . It allows reduction of the voltage so it will fall within the range of the ADC on the MCU.                                                            |  |  |
| 42  | V <sub>DD</sub>      | V <sub>DD</sub> Capacitor   | A capacitor is connected to this pin to filter the internal analog regulated supply. This supply is derived from $V_{\rm PWR}.$                                                                                 |  |  |
| 44  | V <sub>PWR</sub>     | Positive Power Supply Input | 12 V power applied to this pin will be converted to the regulated voltages needed to operate the part. It is also converted to 5.0 V ( $V_{CC}$ ) and 8.5 V ( $V_{DD}$ ) to power the MCU and external devices. |  |  |



## SOICW-EP PIN FUNCTION DESCRIPTION

| Pin                                            | Pin Name   | Formal Name  | Definition                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------------------------------|------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                              | RST        | Reset        | This output is intended to generate the reset function of a typical MCU. It has a delay for Power-ON Reset, level detectors to force a reset when $V_{CC}$ is out-of-range high or low, and a watchdog timer that will force a reset if WD_IN is not asserted at regular intervals. Timing is derived from the oscillator and will change with changes in the resistor attached to R_OSC.                                   |
| 2                                              | WD_IN      | Watchdog In  | This pin must be asserted and deasserted at regular interval in order to prevent RST from being asserted. By having the MCU program perform this operation more often the allowed time, a check that the MCU is running and executing its program is assured. If this doesn't occur, the MCU will be reset. If the watchdog function is not desired, this pin may be connected to CLK to prevent a reset from being issued. |
| 3, 5, 7,<br>20–23, 31,<br>33, 34,<br>48–50, 52 | NC         | No connect   | These pins may be used at some future date and should be left open.                                                                                                                                                                                                                                                                                                                                                         |
| 4                                              | LAMP_GND   | Lamp Ground  | This is the ground for the current from the lamp. The current into LAMP_OUT flows out through this pin.                                                                                                                                                                                                                                                                                                                     |
| 6                                              | LAMP_OUT   | Lamp Driver  | This is an active low output capable of sinking current of a typical indicator lamp.<br>One end of the lamp should be connected to a positive supply (for example, battery voltage) and the other side to this pin. The current is limited to prevent damage to the IC in the case of a short or surge during lamp turn-on or burn-out.                                                                                     |
| 8                                              | LAMP_SENSE | Lamp Sense   | This pin is normally connected to the LAMP_OUT pin. The voltage at this pin is reduced and sent to LAMP_MON so the voltage at the lamp pin is brought into the range of the analog-to-digital converter (ADC) in the MCU.                                                                                                                                                                                                   |
| 9                                              | LAMP_MON   | Lamp Monitor | This pin is connected through a voltage divider to the LAMP_SENSE pin. The voltage divider scales the voltage at this pin so that battery voltage present when the lamp is off is scaled to the range of the MCU ADC. With the lamp off, this pin will be very close to battery voltage if the lamp is not burned out and the pin is not shorted to ground. This is useful as a lamp check.                                 |

#### SOICW-EP PIN FUNCTION DESCRIPTION (continued)

| Pin   | Pin Name             | Formal Name               | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|----------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10    | DIS_SHIELD           | Shield Driver             | This pin is used to turn off the shield signal. The purpose of doing this is to be able to detect that the shield signal is not working or the connection to the coax shields is broken. If either of these conditions exists, there will be little or no change in the capacitance measured when the DIS_SHIELD is asserted. If the SHIELD output is working and properly connected, the capacitance of the coax will not be cancelled when this pin is asserted and the measured capacitance will appear to change by approximately the capacitance between the center conductor and the shield in the coax. |
| 14–11 | A, B, C, D           | Selector Inputs           | These input pins control which electrode or reference is active. Selection values are shown in Table 1, Electrode Selection, page 14.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 15    | SIGNAL               | Undetected Signal         | This is the undetected signal being applied to the detector. It has a DC level with the low radio frequency signal superimposed on it. Care must be taken to minimize DC loading of this signal. A shift of DC will change the center point of the signal and adversely affect the detection of the signal.                                                                                                                                                                                                                                                                                                    |
| 16    | LEVEL                | Detected Level            | This is the detected, amplified, and offset representation of the signal voltage on the selected electrode. Filtering of the rectified signal is performed by a capacitor attached to LP_CAP.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 17    | PWR_MON              | Power Monitor             | This is connected through a voltage divider to $V_{PWR}$ . It allows reduction of the voltage so it will fall within the range of the ADC on the MCU.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 18    | LP_CAP               | Low-Pass Filter Capacitor | A capacitor on this pin forms a low pass filter with the internal series resistance from the detector to this pin. This pin can be used to determine the detected level before amplification or offset is applied. A 10 nF capacitor connected to this pin will smooth the rectified signal. More capacitance will increase the response time unnecessarily.                                                                                                                                                                                                                                                   |
| 19    | R_OSC                | Oscillator Resistor       | A resistor from this pin to circuit ground determines the operating frequency of the oscillator. The 33794 is optimized for operation around 120 kHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 24    | CLK                  | Clock                     | This pin provides a square wave output at the same frequency as the internal oscillator. The edges of the square wave coincide with the peaks (positive and negative) of the sine wave.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 25    | V <sub>DD</sub> _MON | V <sub>DD</sub> Monitor   | This is connected through a voltage divider to $V_{DD}$ . It allows reduction of the voltage so it will fall within the range of the ADC on the MCU.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 26    | V <sub>DD</sub>      | V <sub>DD</sub> Capacitor | A capacitor is connected to this pin to filter the internal analog regulated supply. This supply is derived from $V_{PWR}.$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 27    | V <sub>PWR</sub>     | Positive Power Supply     | 12 V power applied to this pin will be converted to the regulated voltages needed to operate the part. It is also converted to 5.0 V ( $V_{CC}$ ) and 8.5 V ( $V_{DD}$ ) to power the MCU and external devices.                                                                                                                                                                                                                                                                                                                                                                                                |
| 28    | V <sub>CC</sub>      | 5.0 V Regulator Output    | This output pin requires a 47 $\mu\text{F}$ capacitor and provides a regulated 5.0 V for the MCU and for internal needs of the 33794.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 29    | AGND                 | Analog Ground             | This pin is connected to the ground return of the analog circuitry. This ground should be kept free of transient electrical noise like that from logic switching. Its path to the electrical current return point should be kept separate from the return for GND.                                                                                                                                                                                                                                                                                                                                             |
| 30    | SHIELD               | Shield Driver             | This pin connects to cable shields to cancel cable capacitance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 32    | GND                  | Ground                    | This pin and metal backing is the IC power return and thermal radiator/conductor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 35    | TEST                 | Test Mode Control         | This pin is normally connected to circuit ground. There are special operating modes associated with this pin when it is not at ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

## SOICW-EP PIN FUNCTION DESCRIPTION (continued)

| Pin    | Pin Name        | Formal Name           | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------|-----------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 36–44  | E1-E9           | Electrode Connections | These are the electrode pins. They are connected either directly or through coaxial cables to the electrodes for measurements. One of these electrodes can be selected at a time for capacitance measurement. All of the other unselected electrodes are grounded by an internal switch. The signal at the selected electrode pin is routed to the shield driver amplifier by an internal switch. All of the coaxial cable shields should be isolated from ground and connected SHIELD. |
| 45, 46 | REF_A,<br>REF_B | Reference Connections | These pins can be individually selected like E1 through E9. Unlike E1 through E9, these pins are not grounded when not selected. The purpose of these pins is to allow known capacitors to be measured. By using capacitors at the low and high end of the expected range, absolute values for the capacitance on the electrodes can be computed.                                                                                                                                       |
| 47     | ISO_OUT         | ISO-9141 Output       | This pin translates ISO-9141 receive levels to 5.0 V logic levels for the MCU.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 51     | ISO_IN          | ISO-9141 Input        | This pin accepts data from the MCU to be sent over the ISO-9141 communications interface. It translates the 5.0 V logic levels from the MCU to transmit levels on the ISO-9141 bus.                                                                                                                                                                                                                                                                                                     |
| 53     | ISO-9141        | ISO-9141 Bus          | This pin connects to the ISO-9141 bus. It provides the drive and detects signaling on the bus and translates it from the bus level to logic levels for the MCU.                                                                                                                                                                                                                                                                                                                         |
| 54     | LAMP_CTRL       | Lamp Control          | This signal is used to control the lamp driver. A high logic level turns on the lamp.                                                                                                                                                                                                                                                                                                                                                                                                   |

#### MAXIMUM RATINGS

All voltages are with respect to ground unless otherwise noted.

| Rating                                      | Symbol                     | Value      | Unit |
|---------------------------------------------|----------------------------|------------|------|
| Peak V <sub>PWR</sub> Voltage               | V <sub>PWRPK</sub>         | 40         | V    |
| Double Battery                              | V <sub>DBLBAT</sub>        |            | V    |
| 1 Minute Maximum T <sub>A</sub> = 30°C      |                            | 26.5       |      |
| ESD Voltage                                 |                            |            | V    |
| Human Body Model (Note 1)                   | V <sub>ESD1</sub>          | ±2000      |      |
| Machine Model (Note 2)                      | V <sub>ESD2</sub>          | ±200       |      |
| Storage Temperature                         | T <sub>STG</sub>           | -55 to 150 | °C   |
| Operating Ambient Temperature               | T <sub>A</sub>             | -40 to 85  | °C   |
| Operating Junction Temperature              | Tj                         | -40 to 150 | °C   |
| Thermal Resistance                          |                            |            | °C/W |
| Junction-to-Ambient (Note 3)                | $R_{	hetaJ}$               | 41         |      |
| Junction-to-Case (Note 4)                   | $R_{	ext{	heta}J	ext{-}C}$ | 0.2        |      |
| Junction-to-Board (Note 5)                  | $R_{	hetaJ-B}$             | 3.0        |      |
| Lead Soldering Temperature (for 10 Seconds) | T <sub>SOLDER</sub>        | 260        | °C   |

Notes

1. ESD1 performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ).

2. ESD2 performed in accordance with the Machine Model (C<sub>ZAP</sub> = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ).

 Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. In accordance with SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.

4. Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MILSPEC 883 Method 1012.1) with the cold plate temperature used for the case temperature.

5. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

#### STATIC ELECTRICAL CHARACTERISTICS

Characteristics noted under condition  $-40^{\circ}C \le T_{J} \le 150^{\circ}C$ . Voltages are relative to GND unless otherwise noted.

| Characteristic                                                                                     | Symbol               | Min   | Тур  | Max   | Unit |
|----------------------------------------------------------------------------------------------------|----------------------|-------|------|-------|------|
| VOLTAGE REGULATORS                                                                                 |                      |       |      |       | •    |
| 5.0 V Regulator Voltage                                                                            | V <sub>CC</sub>      |       |      |       | V    |
| 7.0 V $\leq$ V $_{PWR}$ $\leq$ 18 V, 1.0 mA $\leq$ I $_{L}$ $\leq$ 75 mA, C $_{FILT}$ = 47 $\mu F$ |                      | 4.75  | 5.0  | 5.25  |      |
| Analog Regulator Voltage                                                                           | V <sub>ANALOG</sub>  |       |      |       | V    |
| 9.0 V $\leq$ V_{PWR} $\leq$ 18 V, C_{FILT} = 47 $\mu F$                                            |                      | 8.075 | 8.5  | 8.925 |      |
| V <sub>CC</sub> OUT-OF-RANGE VOLTAGE DETECTOR                                                      |                      |       |      |       |      |
| 5.0 V Low Voltage Detector                                                                         | V <sub>LV5</sub>     | 4.0   | 4.52 | 4.72  | V    |
| 5.0 V High Voltage Detector                                                                        | V <sub>HV5</sub>     | 5.26  | 5.55 | 5.83  | V    |
| 5.0 V Out-of-Range Voltage Detector Hysteresis                                                     | V <sub>HYS5</sub>    | -     | 0.05 | -     | V    |
| SO-9141 COMMUNICATIONS INTERFACE                                                                   |                      |       |      |       | •    |
| Input Low Level (Note 6)                                                                           | VIF <sub>INLO</sub>  | 0.30  | 0.33 | -     | V/V  |
| Input High Level (Note 6)                                                                          | VIF <sub>INHI</sub>  | -     | 0.53 | 0.7   | V/V  |
| Input Hysteresis (Note 6)                                                                          | VIF <sub>INHYS</sub> | -     | 0.2  | -     | V/V  |
| Output Low (Note 6)                                                                                | VIF <sub>OLO</sub>   | -     | -    | 0.2   | V/V  |
| Output High (Note 6)                                                                               | VIF <sub>OHI</sub>   | 0.8   | -    | -     | V/V  |
| Output Breakdown                                                                                   | VIFZ                 |       |      |       | V    |
| I <sub>OUT</sub> = 20 mA                                                                           |                      | 40    | -    | -     |      |
| Output Resistance                                                                                  | RIF <sub>ON</sub>    |       |      |       | Ω    |
| I <sub>OUT</sub> = 40 mA                                                                           |                      | -     | 58   | -     |      |
| Current Limit                                                                                      | IIF <sub>LIM</sub>   |       |      |       | mA   |
| Sinking Current with $V_{OUT}$ < 0.3 $V_{PWR IN}$                                                  |                      | 60    | 90   | 120   |      |
| Output Propagation Delay                                                                           | TIF <sub>DLY</sub>   |       |      |       | μs   |
| Out to ISO-9141, C <sub>LOAD</sub> = 20 pF                                                         |                      | -     | -    | 8.0   |      |
| ISO IN                                                                                             |                      |       |      |       |      |
| Logic Output Low                                                                                   | VIF <sub>OLO</sub>   |       |      |       | V    |
| I <sub>SINK</sub> = 1.0 mA                                                                         |                      | -     | -    | 1.0   |      |
| Logic Output Pull-Up Current                                                                       | liF <sub>PU</sub>    |       |      |       | μA   |
| V <sub>OUT</sub> = 0 V                                                                             |                      | 100   | -    | -     |      |

TIF<sub>DLY</sub>

Notes

6. Ratio to V<sub>PWR</sub>.

Input to Output Propagation Delay

ISO-9141 to ISO\_IN, R\_ = 10 k\Omega, C\_ = 470 pF, 7.0 V  $\leq$  V  $_{PWR} \leq$  18 V

μS

5.4

## STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under condition -40°C  $\leq T_J \leq$  150°C. Voltages are relative to GND unless otherwise noted.

| Characteristic                                              | Symbol             | Min  | Тур  | Max | Unit            |
|-------------------------------------------------------------|--------------------|------|------|-----|-----------------|
| ELECTRODE SIGNALS                                           |                    | I    |      |     | 1               |
| Total Variance Between Electrode Measurements (Note 7)      | ELV <sub>VAR</sub> |      |      |     | %               |
| All C <sub>LOAD</sub> = 15 pF                               |                    | -    | -    | 3.0 |                 |
| Electrode Maximum Harmonic Level Below Fundamental (Note 8) | EL <sub>HARM</sub> |      |      |     | dB              |
| 5.0 pF $\leq$ C <sub>LOAD</sub> $\leq$ 100 pF               |                    | -    | -20  | -   |                 |
| Electrode Transmit Output Range                             | EL <sub>TXV</sub>  |      |      |     | V               |
| 5.0 pF $\leq$ C <sub>LOAD</sub> $\leq$ 100 pF               |                    | 1.0  | _    | 8.0 |                 |
| Receive Input Voltage Range                                 | RX <sub>V</sub>    | 0    | -    | 9.0 | V               |
| Grounding Switch on Voltage                                 | SW <sub>VON</sub>  |      |      |     | V               |
| I <sub>SW</sub> = 1.0 mA                                    |                    | -    | -    | 5.0 |                 |
| SHIELD DRIVER                                               |                    |      |      |     |                 |
| Shield Driver Output Level                                  | SD <sub>TXV</sub>  |      |      |     | V               |
| $0 \text{ pF} \le C_{LOAD} \le 500 \text{ pF}$              |                    | 1.0  | -    | 8.0 |                 |
| Shield Driver Input Range                                   | SD <sub>IN</sub>   | 0    | _    | 9.0 | V               |
| Grounding Switch on Voltage (Note 9)                        | SW <sub>VON</sub>  | -    | _    | 1.5 | V               |
| LOGIC I/O                                                   |                    |      |      |     | •               |
| CMOS Logic Input Low Threshold                              | V <sub>THL</sub>   | 0.3  | -    | -   | V <sub>CC</sub> |
| Logic Input High Threshold                                  | V <sub>THH</sub>   | -    | -    | 0.7 | V <sub>CC</sub> |
| Voltage Hysteresis                                          | V <sub>HYS</sub>   | -    | 0.06 | -   | V <sub>CC</sub> |
| Input Current                                               | I <sub>IN</sub>    |      |      |     | μA              |
| V <sub>IN</sub> = V <sub>CC</sub>                           |                    | 10   | -    | 50  |                 |
| V <sub>IN</sub> = 0 V                                       |                    | -5.0 | -    | 5.0 |                 |
| SIGNAL DETECTOR                                             | -                  |      |      |     |                 |
| Detector Output Resistance                                  | DET <sub>RO</sub>  | _    | 50   | _   | kΩ              |
| LP_CAP to LEVEL Gain                                        | A <sub>REC</sub>   | 3.6  | 4.0  | 4.4 | A <sub>V</sub>  |

-3.3

VRECOFF

-3.0

-2.7

V

Notes

LP\_CAP to LEVEL Offset

7. Verified by design. Not tested in production.

8. Verified by design and characterization. Not tested in production.

9. Current into grounded pin under test = 1.0 mA.

## STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under condition  $-40^{\circ}C \le T_J \le 150^{\circ}C$ . Voltages are relative to GND unless otherwise noted.

| Characteristic                                           | Symbol              | Min    | Тур     | Мах    | Unit |
|----------------------------------------------------------|---------------------|--------|---------|--------|------|
| LAMP DRIVER                                              |                     |        |         |        |      |
| On Resistance<br>I <sub>IN</sub> = 400 mA                | RLD <sub>DSON</sub> | _      | 1.75    | 3.5    | Ω    |
| Current Limit<br>V <sub>OUT</sub> = 1.0 V                | ILD <sub>LIM</sub>  | 0.7    | _       | 1.7    | A    |
| On-Voltage<br>I <sub>OUT</sub> = 400 mA                  | VLD <sub>ON</sub>   | _      | _       | 1.4    | V    |
| Breakdown Voltage<br>I <sub>OUT</sub> = 100 μA, Lamp Off | VLDZ                | 40     | _       | _      | V    |
| VOLTAGE MONITORS                                         | ·                   |        |         | •      | •    |
| LAMP MON to LAMP SENSE Ratio                             | LMP <sub>MON</sub>  | 0.1950 | 0.20524 | 0.2155 | V/V  |

# LAMP\_MON to LAMP\_SENSE Ratio LMP<sub>MON</sub> 0.1950 0.20524 0.2155 PWR\_MON to V<sub>PWR</sub> Ratio PWR<sub>MON</sub> 0.2200 0.2444 0.2688 V<sub>DD</sub>\_MON to V<sub>DD</sub> Ratio V<sub>DDMON</sub> 0.45 0.5 0.55

V/V

V/V

#### DYNAMIC ELECTRICAL CHARACTERISTICS

Characteristics noted under condition -40°C  $\leq T_J \leq$  150°C. Voltages are relative to GND unless otherwise noted.

| Characteristic                                                                                                | Symbol              | Min | Тур | Max        | Unit |
|---------------------------------------------------------------------------------------------------------------|---------------------|-----|-----|------------|------|
| OSC                                                                                                           |                     |     |     |            |      |
| OSC Frequency Stability (Note 10), (Note 11)                                                                  | f <sub>STAB</sub>   | -   | -   | 10         | %    |
| OSC Center Frequency<br>R_OSC = 39 k $\Omega$                                                                 | f <sub>OSC</sub>    | _   | 120 | _          | kHz  |
| Harmonic Content (Note 10)<br>2nd through 4th Harmonic Level<br>5th and Higher                                | OSCH <sub>ARM</sub> | -   | -   | -20<br>-60 | dB   |
| SHIELD DRIVER                                                                                                 |                     |     | I   | 1          |      |
| Shield Driver Maximum Harmonic level below Fundamental (Note 10)<br>10 pF $\leq C_{LOAD} \leq 500 \mbox{ pF}$ | SD <sub>HARM</sub>  | _   | -20 | _          | dB   |
| Shield Driver Gain Bandwidth Product (Note 10)<br>Measured at 120 kHz                                         | SD <sub>GBW</sub>   | _   | 4.5 | _          | MHz  |
| POR                                                                                                           |                     |     |     | •          |      |
| POR Time-Out Period                                                                                           | t <sub>PER</sub>    | 9.0 | -   | 50         | ms   |
| WATCHDOG                                                                                                      |                     |     |     | •          |      |
| Watchdog Time-Out Period                                                                                      | t <sub>WDPER</sub>  | 50  | 68  | 250        | ms   |
| Watchdog Reset Hold Time                                                                                      | t <sub>WDHLD</sub>  | 9.0 | _   | 50         | ms   |
| LAMP DRIVER                                                                                                   |                     |     |     | •          | •    |
| Short Circuit to Battery Survival Time                                                                        | t <sub>SCB</sub>    | 3.0 | -   | -          | ms   |
|                                                                                                               |                     |     |     | •          |      |

Notes

10. Verified by design and characterization. Not tested in production.

11. Does not include errors in external reference parts.

| Table 1. Electrode Selection     |   |   |   |   |
|----------------------------------|---|---|---|---|
| PIN/SIGNAL                       | D | С | В | Α |
| Source (internal)                | 0 | 0 | 0 | 0 |
| E1                               | 0 | 0 | 0 | 1 |
| E2                               | 0 | 0 | 1 | 0 |
| E3                               | 0 | 0 | 1 | 1 |
| E4                               | 0 | 1 | 0 | 0 |
| E5                               | 0 | 1 | 0 | 1 |
| E6                               | 0 | 1 | 1 | 0 |
| E7                               | 0 | 1 | 1 | 1 |
| E8                               | 1 | 0 | 0 | 0 |
| E9                               | 1 | 0 | 0 | 1 |
| REF_A                            | 1 | 0 | 1 | 0 |
| REF_B                            | 1 | 0 | 1 | 1 |
| Internal OSC                     | 1 | 1 | 0 | 0 |
| Internal OSC after 22 k $\Omega$ | 1 | 1 | 0 | 1 |
| Internal Ground                  | 1 | 1 | 1 | 0 |
| Reserved                         | 1 | 1 | 1 | 1 |

## Table 1. Electrode Selection

## SYSTEM/APPLICATION INFORMATION

#### INTRODUCTION

The 33794 is intended for use in detecting objects using an electric field. The IC generates a low radio frequency sine wave. The frequency is set by an external resistor and is optimized for 120 kHz. The sine wave has very low harmonic content to reduce potential interference at higher harmonically related frequencies. The internal generator produces a nominal 5.0 V peak-to-peak output that is passed through an internal resistor of about 22 kΩ. An internal multiplexer routes the signal to one of 11 pins under control of the ABCD input pins. A receiver multiplexer simultaneously connected to the selected electrode routes its signal to a detector, which converts the sine wave to a DC level. This DC level is filtered by an external capacitor and is multiplied and offset to increase sensitivity. All of the unselected electrode outputs are grounded by the device. The current flowing between the selected electrode and the other arounded electrodes plus other grounded objects around the electrode causes a voltage

Refer to Figure 1, 33794 Internal Block Diagram, page 2, for a graphic representation of the block diagram information in this section.

#### osc

This section generates a high purity sine wave. The center frequency is controlled by a resistor attached to R\_OSC. The normal operating frequency is around 120 kHz. A square wave version of the frequency output is available at CLK. Timing for the Power-ON Reset and watchdog (POR/WD) circuit are derived from this oscillator's frequency.

## MUX OUT

This circuit directs the output of the sine wave to one of nine possible electrode outputs or two reference pins. All unused pins are automatically grounded. The selected output is controlled by the ABCD inputs.

## MUX IN

This circuit connects the selected electrode, reference, or one of two internal nodes to an amplifier/detector. The selection is controlled by the ABCD inputs and follows the driven electrode/reference when one is selected.

## RECT

The rectifier circuit detects the level from MUX IN by offsetting the midpoint of the sine wave to zero volts and inverting the waveform when it is below the midpoint. It is important to avoid DC loading of the signal, which would cause a shift in the midpoint voltage of the signal from the MUX IN. drop across the internal resistance. Objects brought into or out of the electric field change the current and resulting voltage at the IC pin, which in turn reduces the voltage at LP\_CAP and LEVEL.

A shield driver is included to minimize the effect of capacitance caused by using coaxial cables to connect to remote electrodes. By driving the coax shield with this signal, the shield voltage follows that of the center conductor, significantly reducing the effective capacitance of the coax and maintaining sensitivity to the capacitance at the electrode.

The 33794 is made to work with and support a microcontroller. It provides two voltage regulators, a Power-ON-reset/out-of-range voltage detector, watchdog circuit, lamp driver and sense circuit, and a physical layer ISO-9141 communications interface.

## **BLOCK DIAGRAM COMPONENTS**

#### LPF

The rectified sine wave is filtered by a low pass function in the LPF formed by an internal resistance and an external capacitance attached to LP\_CAP. The nominal value of the internal resistance is 50 k $\Omega$ . The value of the external capacitor is selected to provide filtering of noise while still allowing the desired settling time for the detector output. A 10 nF capacitor would allow 99% settling in less than 5.0 ms.

#### GAIN and OFFSET

This circuit multiplies the detected and filtered signal by a gain and offsets the result by a DC level. This results in an output range that covers 1.0 V to 4.0 V for capacitive loading of the field in the range of 10 pF to 100 pF. This allows higher sensitivity for a digital-to-analog converter with a 0 V-to-5.0 V input range.

## ATTN

This circuit passes the undetected signal to SIGNAL for external use.

## LAMP CKT

This section controls the operation of the LAMP\_OUT pin. When LAMP\_CTRL is asserted, LAMP\_OUT is pulled to LAMP\_GND. If one side of an indicator lamp or LED (with appropriate current setting resistor) is connected to a positive voltage source and the other is connected to LAMP\_OUT, and LAMP\_GND is connected to ground, the lamp will light. This circuit provides current limiting to prevent damage to itself in the case of a shorted lamp or during a high-surge condition typical of an incandescent lamp burnout.

#### ISO-9141

This circuit connects to an ISO-9141 bus to allow remote communications. ISO\_IN is data from the bus to the MCU and ISO\_OUT is data to drive onto the bus from the MCU.

#### POR/WD

This circuit is a combined Power-ON Reset and watchdog timer. The RST output is held low until a certain amount of time after the V<sub>CC</sub> output has remained above a minimum operating threshold. If V<sub>CC</sub> falls below the level at any time, RST is pulled low again and held until the required time after V<sub>CC</sub> has returned high. An overvoltage circuit is also included, which will force a reset if V<sub>CC</sub> rises above a maximum voltage. The watchdog function also can force RST low if too long an interval is allowed to pass between positive transitions on WD\_IN.

#### V<sub>cc</sub> REG

This circuit converts an unregulated voltage from VIN to a regulated 5.0 V source, which is used internally and available for other components requiring a regulated voltage source.

#### V<sub>DD</sub> REG

This is a regulator for analog devices that require more than 5.0 V. This is used by the device and some current is available to operate op-amps and other devices. By having this higher voltage available, some applications can avoid the need for a rail-to-rail output amplifier and still achieve the 0 V-to-5.0 V output for a digital-to-analog converter input. V<sub>DDMON</sub> is a divided output from V<sub>DD</sub>, which allows a 0 V-to-5.0 V ADC to measure V<sub>DD</sub>.

#### **CONTROL LOGIC**

This contains the logic that decodes and controls the MUXes and some of the test modes.

#### APPLICATION INFORMATION

The 33794 is intended to be used where an object's size and proximity are to be determined. This is done by placing electrodes in the area where the object will be. The proximity of an object to an electrode can be determined by the increase in effective capacitance as the object gets closer to the electrode and modifies the electric field between the electrode and surrounding electrically common objects. The shape and size of an object can be determined by using multiple electrodes over an area and observing the capacitance change on each of the electrodes. Those that don't change have nothing near them, and those that do change have part of the object near them.

The voltage measured is an inverse function of the capacitance between the electrode being measured and the surrounding electrodes and other objects in the electric field surrounding the electrode. Increasing capacitance results in decreasing voltage. The value of series resistance ( $22 \text{ k}\Omega$ ) was chosen to provide a nearly linear relationship at 120 kHz over a range of 10 pF to 100 pF.

The measured value will change with any change in frequency, series resistance, driving voltage, or detector sensitivity. These can change with temperature and time. The proper use of REF\_A and REF\_B will allow much of the changes to be compensated for.

A typical measurement algorithm would start by measuring the voltage for two known value capacitors (attached to REF\_A and REF\_B). The value of these capacitors would be chosen to be near the minimum and maximum values of capacitance expected to be seen at the electrodes. These reference voltages and the known capacitance values are then used with the electrode measurement voltage to determine the capacitance seen by the electrode. This method can be used to detect short- and long-term changes due to objects in the electric field and significantly reduce the effect of temperatureand time-induced changes.

The 33794 does not contain an ADC. It is intended to be used with an MCU that contains one. Offset and gain have been added to the 33794 to maximize the sensitivity over the range of 0 pF to 100 pF. An 8-bit ADC can resolve around 0.4 pF of change and a 10-bit converter around 0.1 pF. Higher resolution results in more distant detection of smaller objects.

DC loading on the electrodes should be avoided. The signal is generated with a DC offset that is more than half the peak-topeak level. This keeps the signal positive above ground at all times. The detector uses this voltage level as the midpoint for detection. All signals below this level are inverted and added to all signals above this level. Loading of the DC level will cause some of the positive half of the signal to be inverted and added and will change the measurement.

If it is not possible to assure that the electrodes will always have a high DC resistance to ground or a voltage source, a series capacitor of about 10 nF should be connected between the IC electrode pins and the electrodes.



Figure 2. Typical Application Diagram

## PACKAGE DIMENSIONS





Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.

MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners.

© Motorola, Inc. 2004

#### HOW TO REACH US:

#### USA/EUROPE/LOCATIONS NOT LISTED:

Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130 JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573, Japan 81-3-3440-3569

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

HOME PAGE: http://motorola.com/semiconductors

