Document order number: MC33897/D Rev 5.0, 05/2004

## Advance Information

# **Single-Wire CAN Transceiver**

The 33897 is intended to be used as the physical interface in an SWCAN (Single-Wire Controller Area Network) application. It supports both the standard 33.333 kbps communications rate and the high-speed service rate of 83.333 kbps. The modes (speed, high-voltage wake-up [HVWU], and sleep) are controlled by the state of two input pins for easy MCU interfacing.

#### **Features**

- 33.33 kbps Data Rate with Loading per J2411
- Waveshaping for Low EMI
- High-Speed Mode up to 83.33 kbps
- Responds to High-Voltage Wake-up
- CNTL Output to External Regulator for Bus-Controlled Module Wake-up
- Built-In Delay Timers to Allow MCU-Required Wake-up Timing
- Detects and Automatically Handles Loss of Ground
- Extended Frame Tolerance
- Worst-Case Sleep Mode Current of Only 80 μA
- Current Limit Prevents Damage Due to Bus Shorts
- Built-In Thermal Shutdown on Bus Output
- · Protected Against Vehicular Electrical Transients
- Undervoltage Lockout Prevents False Data with Low Battery
- Designed to Meet GMW3089V2.3 Requirements
- Pb-Free Packaging Designated by Suffix Code EF

## 33897

### SINGLE-WIRE CAN **TRANSCEIVER**



**EF (Pb-FREE) SUFFIX CASE 751A-03** 14-LEAD NARROW SOIC

#### **ORDERING INFORMATION**

| Device       | Temperature<br>Range (T <sub>A</sub> ) | Package  |
|--------------|----------------------------------------|----------|
| PC33897D/R2  | -40°C to 125°C                         | 14 SOICN |
| PC33897EF/R2 | -40 0 10 125 0                         | 14 3010N |



This document contains certain information on a new product. Specifications and information herein are subject to change without notice.







Figure 1. 33897 Simplified Internal Block Diagram



### PIN FUNCTION DESCRIPTION

| Pin         | Pin Name | Formal Name   | Definition                                                                                                         |
|-------------|----------|---------------|--------------------------------------------------------------------------------------------------------------------|
| 1, 7, 8, 14 | GND      | Ground        | Electrical Common Ground and Heat removal. A good thermal path will also reduce the die temperature.               |
| 2           | TXD      | Transmit Data | Data input here will appear on the BUS pin. A logic "0" will assert the bus, a "1" will go to the recessive state. |
| 3, 4        | MODEn    | Mode Control  | These pins control Sleep Mode, Transmit Level, and Speed. They have weak pull-downs.                               |
| 5           | RXD      | Receive Data  | Open drain output of the data on BUS. A recessive bus = "1", dominant = "0". An external pull-up is required.      |
| 6, 13       | NC       | No connect    | No internal connection to this pin.                                                                                |
| 9           | CNTL     | Control       | Provides a battery-level logic signal.                                                                             |
| 10          | VBATT    | Battery       | Power input. An external diode is needed for reverse battery protection.                                           |
| 11          | LOAD     | Load          | The external bus load resistor connects here to prevent bus pull-up in the case of loss of module ground.          |
| 12          | BUS      | Bus           | This pin connects to the bus through external components.                                                          |

#### **MAXIMUM RATINGS**

All voltages are with respect to ground unless otherwise noted.

| Rating                                                                 | Symbol                                 | Value         | Unit |
|------------------------------------------------------------------------|----------------------------------------|---------------|------|
| Supply Voltage                                                         | V <sub>BATT</sub>                      | -0.3 to 40    | V    |
| Input Logic Voltage                                                    | V <sub>IN</sub>                        | -0.3 to 7.0   | V    |
| RXD                                                                    | V <sub>RXD</sub>                       | -0.3 to 7.0   | V    |
| CNTL                                                                   | V <sub>CNTL</sub>                      | -0.3 to 40    | V    |
| ESD Voltage Human Body Model (Note 1) Machine Model (Note 2)           | V <sub>ESD1</sub><br>V <sub>ESD2</sub> | ±2000<br>±200 | V    |
| Storage Temperature                                                    | T <sub>STG</sub>                       | -55 to 150    | °C   |
| Operating Ambient Temperature                                          | T <sub>A</sub>                         | -40 to 125    | °C   |
| Operating Junction Temperature                                         | T <sub>J</sub>                         | -40 to 150    | °C   |
| Junction-to-Ambient Thermal Resistance                                 | $R_{	heta JA}$                         | 150           | °C/W |
| Terminal Soldering Temperature (Note 3)  D Suffix  EF (Pb-Free) Suffix | T <sub>SOLDER</sub>                    | 245<br>260    | °C   |

#### Notes

- 1. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$ =100 pF,  $R_{ZAP}$ =1500  $\Omega$ ).
- 2. ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP}$ =200 pF,  $R_{ZAP}$ =0  $\Omega$ ).
- 3. Terminal soldering temperature limit is for 10 second maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.

### STATIC ELECTRICAL CHARACTERISTICS

Characteristics noted under conditions  $-40^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$  unless otherwise noted. Voltages are relative to GND unless otherwise noted. All positive currents are into the pin. All negative currents are out of the pin.

| Characteristic                                                                                                                                                           | Symbol              | Min                     | Тур | Max        | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------|-----|------------|------|
| LOGIC I/O                                                                                                                                                                | •                   |                         |     |            |      |
| Logic Input Low Level (MODE0, MODE1, and TXD)                                                                                                                            | V <sub>IL</sub>     |                         |     |            | V    |
| $5.0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}$                                                                                                            |                     | 0                       | -   | 0.8        |      |
| Logic Input High Level (MODE0, MODE1, and TXD)                                                                                                                           | V <sub>IH</sub>     |                         |     |            | V    |
| $5.0 \text{ V} \leq \text{V}_{\text{BATT}} \leq 26.5 \text{ V}$                                                                                                          |                     | 2.0                     | -   | -          |      |
| Mode Pin Pull-Down Current (MODE0 and MODE1)                                                                                                                             | I <sub>PD</sub>     |                         |     |            | μΑ   |
| Pin Voltage = 0.8 V, 5.0 V $\leq$ V <sub>BATT</sub> $\leq$ 26.5 V                                                                                                        |                     | 10                      | -   | 50         |      |
| Receiver Output Low                                                                                                                                                      | V <sub>OL</sub>     |                         |     |            | V    |
| $I_{IN} = 2.0 \text{ mA}, 5.0 \text{ V} \le V_{BATT} \le 26.5 \text{ V}$                                                                                                 |                     | 0                       | _   | 0.45       |      |
| CNTL Output Low                                                                                                                                                          | V <sub>OLCNTL</sub> |                         |     |            | V    |
| $I_{IN} = 5.0 \ \mu A, 5.0 \ V \le V_{BATT} \le 26.5 \ V$                                                                                                                |                     | 0                       | -   | 0.8        |      |
| CNTL Output High                                                                                                                                                         | V <sub>OHCNTL</sub> |                         |     |            | V    |
| $I_{OUT}=180~\mu\text{A},~5.0~\text{V}\leq~\text{V}_{BATT}\leq26.5~\text{V}$                                                                                             |                     | V <sub>BATT</sub> - 0.8 | -   | $V_{BATT}$ |      |
| GENERAL                                                                                                                                                                  | •                   | -1                      |     |            | ı    |
| Passive Out BUS Leakage                                                                                                                                                  |                     |                         |     |            | μА   |
| Passive In                                                                                                                                                               |                     |                         |     |            |      |
| $0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}, -1.5 \text{ V} \le \text{V}_{\text{BUS}} < 0 \text{ V}$                                                      | I <sub>LEAK</sub>   | 10                      | -   | -10        |      |
| Active In                                                                                                                                                                |                     | 10                      |     | -10        |      |
| $0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}, 0 \text{ V} < \text{V}_{\text{BUS}} \le 12.5 \text{ V}$<br>BUS Leakage During Loss of Module Ground (Note 4) | I <sub>LKAI</sub>   | 10                      | _   | -10        |      |
| 0 V ≤ V <sub>BATT</sub> ≤ 18 V                                                                                                                                           | I <sub>BLKLOG</sub> | 10                      | -   | -10        |      |
| Quiescent Current                                                                                                                                                        |                     |                         |     |            |      |
| Sleep                                                                                                                                                                    | I <sub>QSLP</sub>   |                         |     |            |      |
| $5.0 \text{ V} \le \text{V}_{\text{BATT}} \le 13 \text{ V} \text{ (Note 5)}$                                                                                             |                     | 0                       | 45  | 80         | μA   |
| Awake with Transmitter Disabled                                                                                                                                          | I <sub>QATDIS</sub> |                         |     |            |      |
| $5.0 \text{ V} \leq \text{V}_{\text{BATT}} \leq 26.5 \text{ V}$                                                                                                          |                     | 0                       | -   | 4.0        | mA   |
| Awake with Transmitter Enabled                                                                                                                                           | I <sub>QATEN</sub>  |                         |     |            |      |
| $5.0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}$                                                                                                            |                     | 0                       | -   | 9.0        | mA   |
| Undervoltage Shutdown                                                                                                                                                    | V <sub>BATTUV</sub> | 2.5                     | 4.8 | 5.0        | V    |

0

 $V_{UVHYS}$ 

#### Notes

- 4. BUS pin is at system ground voltage.
- 5. After t<sub>CNTLFDLY</sub>.

Undervoltage Hysteresis

0.5

٧

### STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C unless otherwise noted. Voltages are relative to GND unless otherwise noted. All positive currents are into the pin. All negative currents are out of the pin.

| Characteristic                                                                                                      | Symbol               | Min                                            | Тур | Max               | Unit |
|---------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------|-----|-------------------|------|
| GENERAL (continued)                                                                                                 |                      |                                                |     |                   |      |
| LOAD Voltage Rise (Note 6)                                                                                          | V <sub>LDRISE</sub>  |                                                |     |                   | V    |
| Normal Speed and Voltage Mode, Transmit High-Voltage Mode, Transmit High-Speed Mode                                 |                      |                                                |     |                   |      |
| $I_{IN} = 1.0 \text{ mA}, 5.0 \text{ V} \le V_{BATT} \le 26.5 \text{ V}$                                            |                      | 0                                              | _   | 0.1               |      |
| Sleep Mode (Note 8)                                                                                                 |                      |                                                |     |                   |      |
| $I_{IN} = 7.0 \text{ mA}$                                                                                           |                      | 0                                              | -   | 1.0               |      |
| Loss of Battery                                                                                                     |                      |                                                |     |                   |      |
| I <sub>IN</sub> = 7.0 mA                                                                                            |                      | 0                                              | -   | 1.0               |      |
| LOAD Leakage During Loss of Module Ground (Note 7)                                                                  | I <sub>LDLEAK</sub>  |                                                |     |                   | μΑ   |
| $0 \text{ V} \leq \text{V}_{\text{BATT}} \leq 18 \text{ V}$                                                         |                      | 0                                              | _   | -90               |      |
| TRANSMITTER                                                                                                         |                      |                                                |     |                   |      |
| High-Voltage Wake-up Mode Output High Voltage                                                                       |                      |                                                |     |                   | V    |
| 12 V $\leq$ V <sub>BATT</sub> $\leq$ 26.5 V, 200 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 3332 $\Omega$                | V <sub>HVWUOHF</sub> | 9.7                                            | -   | 12.5              |      |
| $5.0~V \leq V_{BATT} < 12~V,~200~\Omega \leq R_L \leq 3332~\Omega$                                                  | V <sub>н∨wuоно</sub> | Lesser of<br>V <sub>BATT</sub> - 1.5<br>or 9.7 | -   | V <sub>BATT</sub> |      |
| High-Speed Mode Output High Voltage                                                                                 | V <sub>OHHS</sub>    |                                                |     |                   | V    |
| 8.0 V $\leq$ V <sub>BATT</sub> $\leq$ 16 V, 75 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 135 $\Omega$                   |                      | 4.2                                            | -   | 5.1               |      |
| Normal Mode Output High Voltage                                                                                     |                      |                                                |     |                   | V    |
| $6.0~\text{V} \leq \text{V}_{\text{BATT}} \leq 26.5~\text{V}, 200~\Omega \leq \text{R}_{\text{L}} \leq 3332~\Omega$ | $V_{NOHF}$           | 4.4                                            | -   | 5.1               |      |
| $5.0 \text{ V} \le \text{V}_{\text{BATT}} < 6.0 \text{ V}, 200 \Omega \le \text{R}_{\text{L}} \le 3332 \Omega$      | V <sub>NOHO</sub>    | Lesser of                                      | -   | Lesser of         |      |
|                                                                                                                     |                      | V <sub>BATT</sub> - 1.6                        |     | $V_{BATT}$        |      |
|                                                                                                                     |                      | or 4.4                                         |     | or 5.1            |      |
| BUS Low Voltage                                                                                                     | V <sub>OL</sub>      |                                                |     |                   | V    |
| 5.0 V $\leq$ V <sub>BATT</sub> $\leq$ 26.5 V, 200 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 3332 $\Omega$               |                      | -0.2                                           | -   | 0.2               |      |
| Short Circuit BUS Output Current                                                                                    | I <sub>BSC</sub>     |                                                |     |                   | mA   |
| Dominant State, $5.0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}$                                       |                      | -150                                           | -   | -350              |      |
| Thermal Shutdown (Note 8), (Note 9)                                                                                 | T <sub>SD</sub>      |                                                |     |                   | °C   |
| $5.0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}$                                                       |                      | 150                                            | -   | 190               |      |
|                                                                                                                     |                      | 1                                              |     | <b> </b>          |      |

#### Notes

6. GMW3089V2.3 specifies the maximum load voltage rise to be 0.1 V whenever module battery is intact, including when in Sleep mode. The maximum load voltage rise of 1.0 V in Sleep mode is a GM-approved exception to GMW3089V2.3.

T<sub>SDHYS</sub>

10

٥С

20

7. LOAD pin is at system ground voltage.

Thermal Shutdown Hysteresis (Note 8)

 $5.0 \text{ V} \leq \text{V}_{BATT} \leq 26.5 \text{ V}$ 

- 8. Guaranteed by design but not production tested.
- 9. Thermal shutdown causes the BUS output driver to be disabled.

### STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C unless otherwise noted. Voltages are relative to GND unless otherwise noted. All positive currents are into the pin. All negative currents are out of the pin.

| Characteristic                                                | Symbol            | Min                                             | Тур | Max                                              | Unit |
|---------------------------------------------------------------|-------------------|-------------------------------------------------|-----|--------------------------------------------------|------|
| RECEIVER                                                      |                   |                                                 |     | •                                                |      |
| Input Threshold                                               |                   |                                                 |     |                                                  | V    |
| Awake                                                         |                   |                                                 |     |                                                  |      |
| $5.0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}$ | $V_{BIA}$         | 2.0                                             | _   | 2.2                                              |      |
| Sleep                                                         |                   |                                                 |     |                                                  |      |
| 12 V ≤ V <sub>BATT</sub> ≤ 26.5 V                             | $V_{BISF}$        | 6.6                                             | _   | 7.9                                              |      |
| Sleep                                                         |                   |                                                 |     |                                                  |      |
| 5.0 V ≤ V <sub>BATT</sub> < 12 V                              | V <sub>BISO</sub> | Lesser of<br>6.6 V or<br>V <sub>BATT</sub> -4.3 | _   | Lesser of<br>7.9 V or<br>V <sub>BATT</sub> -3.25 |      |

### **DYNAMIC ELECTRICAL CHARACTERISTICS**

Characteristics noted under conditions -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C unless otherwise noted. Voltages are relative to GND unless otherwise noted. All positive currents are into the pin. All negative currents are out of the pin.

| Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Symbol                 | Min  | Тур | Max | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----|-----|------|
| TRANSMITTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                        |      |     |     |      |
| Normal Speed Rising Output Delay $200~\Omega \leq R_L \leq 3332~\Omega,~1.0~\mu s \leq Load~Time~Constance \leq 4.0~\mu s$ Measured from TXD = V $_{IL}$ to V $_{BUS}$ as follows: $ Max~Time~to~V_{BUSMOD} = 3.7~V,~6.0~V \leq V_{BATT} \leq 26.5~V~(Note~10) $ Min Time to V $_{BUSMOD} = 1.0~V,~6.0~V \leq V_{BATT} \leq 26.5~V~(Note~10) $ Max Time to V $_{BUSMOD} = 2.7~V,~V_{BATT} = 5.0~V~(Note~10) $ Min Time to V $_{BUSMOD} = 1.0~V,~V_{BATT} = 5.0~V~(Note~10) $ | t <sub>DLYNORMRO</sub> | 2.0  | -   | 6.3 | μѕ   |
| Normal Speed Falling Output Delay $200~\Omega \leq R_L \leq 3332~\Omega,~1.0~\mu s \leq Load~Time~Constance \leq 4.0~\mu s$ Measured from TXD = V $_{IH}$ to V $_{BUS}$ as follows: $Max~Time~to~V_{BUSMOD} = 1.0~V,~6.0~V \leq V_{BATT} \leq 26.5~V~(Note~10)$ Min Time to V $_{BUSMOD} = 3.7~V,~6.0~V \leq V_{BATT} \leq 26.5~V~(Note~10)$ Max Time to V $_{BUSMOD} = 1.0~V,~V_{BATT} = 5.0~V~(Note~10)$ Min Time to V $_{BUSMOD} = 2.7~V,~V_{BATT} = 5.0~V~(Note~10)$     | t <sub>DLYNORMFO</sub> | 1.8  | -   | 8.5 | μs   |
| High-Speed Rising Output Delay $75~\Omega \leq R_L \leq 135~\Omega,~0~\mu s \leq Load~Time~Constant \leq 1.5~\mu s, \\ 8.0~V \leq V_{BATT} \leq 16~V$ Measured from TXD = $V_{IL}$ to $V_{BUS}$ as follows: $Max~Time~to~V_{BUS} = 3.7~V~(Note~11)$ Min Time to $V_{BUS} = 1.0~V~(Note~11)$                                                                                                                                                                                  | <sup>†</sup> DLYHSRO   | 0.1  | -   | 2.0 | μѕ   |
| High-Speed Falling Output Delay $75\Omega \leq R_L \leq 135\Omega, 0~\mu s \leq Load~Time~Constant \leq 1.5~\mu s,\\ 8.0~V \leq V_{BATT} \leq 16~V\\ Measured~from~TXD = V_{IH}~to~V_{BUS}~as~follows:\\ Max~Time~to~V_{BUS} = 1.0~V~(Note~11)\\ Min~Time~to~V_{BUS} = 3.7~V~(Note~11)$                                                                                                                                                                                      | t <sub>DLYHSFO</sub>   | 0.04 | -   | 3.0 | μs   |

#### Notes

- 10.  $V_{BUSMOD}$  is the voltage at the BUSMOD node in <u>Figure 2</u>, page 10.
- 11.  $V_{BUS}$  is the voltage at the BUS pin in <u>Figure 3</u>, page 10.

### **DYNAMIC ELECTRICAL CHARACTERISTICS (continued)**

Characteristics noted under conditions -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C unless otherwise noted. Voltages are relative to GND unless otherwise noted. All positive currents are into the pin. All negative currents are out of the pin.

| Characteristic                                                                                                          | Symbol                | Min | Тур | Max  | Unit |
|-------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|------|------|
| TRANSMITTER (continued)                                                                                                 |                       |     | •   | •    |      |
| High-Voltage Rising Output Delay                                                                                        | t <sub>DLYHVRO</sub>  |     |     |      | μs   |
| 200 $\Omega \le R_L \le 3332$ $\Omega$ , 1.0 μs $\le$ Load Time Constance $\le$ 4.0 μs                                  |                       |     |     |      |      |
| Measured from $V_{IL}$ to $V_{BUS}$ as follows:                                                                         |                       |     |     |      |      |
| Max Time to $V_{BUSMOD} = 3.7 \text{ V}$ , 6.0 $V \le V_{BATT} \le 26.5 \text{ V}$ (Note 12)                            |                       | 2.0 |     | 6.3  |      |
| Min Time to $V_{BUSMOD} = 1.0 \text{ V}$ , $6.0 \text{ V} \le V_{BATT} \le 26.5 \text{ V}$ (Note 12)                    |                       | 2.0 | -   | 6.3  |      |
| Max Time to $V_{BUSMOD}$ = 9.4 V, 12.0 V $\leq$ $V_{BATT} \leq$ 26.5 V (Note 12)                                        |                       | 2.0 | _   | 18   |      |
| High-Voltage Falling Output Delay                                                                                       | t <sub>DLYHVFO</sub>  |     |     |      | μs   |
| 200 $\Omega \le R_L \le 3332~\Omega,~1.0~\mu s \le Load Time Constance \le 4.0~\mu s,$ 12.0 V $\le V_{BATT} \le 26.5~V$ |                       |     |     |      |      |
| Measured from $V_{IH}$ to $V_{BUS}$ as follows:                                                                         |                       |     |     |      |      |
| Max Time to V <sub>BUSMOD</sub> = 1.0 V (Note 12)                                                                       |                       | 1.8 | -   | 13.7 |      |
| Min Time to V <sub>BUSMOD</sub> = 3.7 V (Note 12)                                                                       |                       | 1.8 | _   | 13.7 |      |
| RECEIVER                                                                                                                |                       |     | •   | •    | •    |
| Receive Delay Time (5.0 V ≤ V <sub>BATT</sub> ≤ 26.5 V)                                                                 | t <sub>RDLY</sub>     |     |     |      | μs   |
| Awake                                                                                                                   |                       | 0.2 | _   | 1.0  |      |
| Receive Delay Time (BUS Rising to RXD Falling, 5.0 V ≤ V <sub>BATT</sub> ≤ 26.5 V)                                      | t <sub>RDLYSL</sub>   |     |     |      | μs   |
| Sleep                                                                                                                   |                       | 10  | _   | 70   |      |
| LOGIC I/O                                                                                                               |                       |     | •   | •    | •    |
| CNTL Falling Delay Time (5.0 V ≤ V <sub>RATT</sub> ≤ 26.5 V)                                                            | t <sub>CNTLEDLY</sub> | 300 | _   | 1000 | ms   |

#### Votes

<sup>12.</sup>  $V_{BUSMOD}$  is the voltage at the BUSMOD node in <u>Figure 2</u>, page 10.



Figure 2. Transmitter Delays in Normal and High-Voltage Wake-up Modes



Figure 3. Transmitter Delays in High-Speed Mode

#### SYSTEM/APPLICATION INFORMATION

#### INTRODUCTION

The 33897 is intended for use as a physical layer device in a single-wire CAN communications bus. The communications takes place from a single pin over a single wire using a common ground for a current return path. Two data rates are available, with the high rate used for factory or assembly line communications and the lower for actual system

communications where the radiated EMI of the higher rate could be an issue.

Two pins control of the mode of operation (sleep, low-speed, high-speed, and high-voltage wake-up).

#### **BLOCK DIAGRAM COMPONENTS**

#### **Timer OSC**

This circuit generates a 500 kHz signal to be used for internal logic. It is the reference for some of the required delays.

#### **Timers**

This circuit contains the timing logic used to hold the CNTL active for the required time after the conditions for sleep mode have been met. It is also used to keep the TXD driver active for a period of time after it has generated a passive level on the bus.

#### **Mode Control**

This circuit contains the control logic for the various operating modes and conditions required for the IC.

### **BUS RCVR**

This circuit translates the levels on the BUS pin to a CMOS level indicating the presence of a data 0 or 1. It also determines the presence of a high-voltage wake-up (HVWU) signal that is passed to Mode Control and Timers circuits. An analog filter is used to "de-glitch" the high-voltage wake-up signal and prevent false exits from the sleep mode.

#### TX BUS DRVR

This circuit drives the BUS. It can drive it with the higher voltage wake-up signals when enabled by the Mode Control circuit. It can also provide waveshaping for reduced EMI or not provide it for the higher data rate mode. The actual data is received on TXD at CMOS logic levels, then translated by this circuit to the necessary operating voltages.

#### **Undervoltage Detect**

This circuit monitors internal operating voltage to assure proper operation of the part. If a low-voltage condition is detected, it sends a signal to disable the BUS RCVR and Tx BUS DRVR circuits. This prevents incorrect data from being put on the bus or sent to the MCU.

#### **Load Switch**

The LOAD switch provides a path for an external resistor connected to the BUS to be connected to ground. When a loss of ground is detected, this switch is opened to prevent the current that would normally be flowing to the ground from the module from going back through the load resistor and raising the bus level. The circuit is opened when the voltage between GND and VBATT becomes too low as would be the case if module ground were lost.

#### **OPERATION**

The 33897 is intended to be used with an MCU to control its operation and to process and generate the data for the bus.

#### **Ground Pins**

The four ground pins are not only for electrical conduction, their number and locations at each of the four corners serve also to remove heat from the IC. The biggest benefit of this is obtained by putting a lot of copper on the PCB in this area and, if ground is an internal layer, by adding numerous plated-through connections to it with the largest diameter holes the layout can use.

#### **TX Data**

The data driven onto the SWCAN bus is inverted from the TXD pin. A "1" driven on TXD will result in an undriven

(recessive) state (bus at near zero volts). When the TXD pin is low, the output goes to a driven state. The voltage and waveshaping in the driven state is determined by the levels on the MODE0 and MODE1 pins (refer to Table 1).

**Table 1. Mode Control** 

| MODE0 | MODE1 | Operation                          |
|-------|-------|------------------------------------|
| 0     | 0     | Sleep Mode                         |
| 0     | 1     | Transmit High Voltage<br>(Wake-up) |
| 1     | 0     | Transmit High Speed                |
| 1     | 1     | Normal Speed and Voltage           |

#### **Mode Control**

The MODE pins control the transmitter filtering and BUS voltage and the IC sleep mode operation. <u>Table 1</u> shows the mode versus the logic levels on MODE0 and MODE1.

The MODE0 and MODE1 pins have a weak pull-down in the IC so that in case the pins are not driven, the device will enter the sleep mode. This is usually the situation as the MCU comes out of reset, before the driving signals have been configured as outputs.

#### **RX Data**

The data received on the bus is translated to logic levels on this pin. This pin is a logic high when the bus is in the recessive state (near zero volts) and is low when the bus is in either the normal or high-voltage dominant state.

This is an open-drain type of output that requires an external resistor to pull it up. When the device is in sleep mode, the output will be off unless a high-voltage wake-up level is detected on the bus. If the wake-up level is detected, the output will be driven by the data on the bus. If the level of the data returns to normal level, the output will return to off after a short delay unless a non-sleep mode condition is set by the MCU.

#### **LOAD Switch**

This switch is on in all operating modes unless a loss of ground is detected. If this happens, the switch is opened and the resistor normally attached to its pin will be no longer pass current to or from the bus.

#### **CNTL Output**

This logic level signal is used to control a  $V_{CC}$  regulator. When the output is low, the  $V_{CC}$  regulator is expected to shutdown. This is normally used to shut down the MCU and all the devices powered by  $V_{CC}$  when the IC is in sleep mode. This is done to save power. When the part is taken out of the sleep mode by the higher-than-normal bus voltage, this pin is asserted high and the  $V_{CC}$  regulator brings its output up to the regulated level. This starts the MCU, which controls the mode of the IC. The MCU must change the mode signals to non-sleep mode levels in order to keep this pin from going low. There is a delay to allow the MCU to fully wake up and take control after the high-voltage signaling is removed before the level on this output returns low. After a delay time, even if the bus is at high voltage, the IC will return to sleep mode if both MODE pins are low

#### **VBATT Input**

This power input is not reverse battery protected and should use an external diode to protect it from damage owing to reverse battery if this protection is desired. The voltage drop of the diode must be taken into consideration when the operating range of the system is being determined. This diode is generally used to protect the entire module from reverse battery and should be selected accordingly.

#### **BUS I/O**

This input/output may require ESD and/or EMI external circuitry. A set of components is shown in the Simplified Application Diagram on the front of this datasheet. The value of the capacitor should be adjusted downward in direct proportion to the added capacitance of the ESD or EMI circuits. The series resistance of the inductor should be kept below 3.5  $\Omega$  to prevent its voltage drop from significantly degrading system noise margins.

### **APPLICATIONS**

Figure 4 shows a typical application schematic for the 33897.



Figure 4. 33897 Typical Application Schematic

### **PACKAGE DIMENSIONS**



**NOTES** 

Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.

MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners.

© Motorola, Inc. 2004

#### **HOW TO REACH US:**

**USA/EUROPE/LOCATIONS NOT LISTED:**Motorola Literature Distribution

P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130 JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573, Japan 81-3-3440-3569

**ASIA/PACIFIC:** Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

HOME PAGE: http://motorola.com/semiconductors

