# **Freescale Semiconductor**

MPXA6115A Rev 6, 06/2010

# High Temperature Accuracy Integrated Silicon Pressure Sensor for Measuring Absolute Pressure, On-Chip Signal Conditioned, Temperature Compensated and Calibrated

The MPXxx6115A series sensor integrates on-chip, bipolar op amp circuitry and thin film resistor networks to provide a high output signal and temperature compensation. The small form factor and high reliability of on-chip integration make the pressure sensor a logical and economical choice for the system designer.

The MPXxx6115A series piezoresistive transducer is a state-of-the-art, monolithic, signal conditioned, silicon pressure sensor. This sensor combines advanced micromachining techniques, thin film metallization, and bipolar semiconductor processing to provide an accurate, high level analog output signal that is proportional to applied pressure.

### **Features**

- · Resistant to High Humidity and Common Automotive Media
- Improved Accuracy at High Temperature
- · Available in Small and Super Small Outline Packages
- 1.5% Maximum Error over 0° to 85°C
- Ideally suited for Microprocessor or Microcontroller-Based Systems
- Temperature Compensated from -40° to +125°C
- Durable Thermoplastic (PPS) Surface Mount Package

# MPXA6115A MPXAZ6115A MPXH6115A MPXHZ6115A Series

15 to 115 kPa (2.2 to 16.7 psi) 0.2 to 4.8 V Output

## **Application Examples**

- · Aviation Altimeters
- Industrial Controls
- Engine Control/Manifold Absolute Pressure (MAP)
- Weather Station and Weather Reporting Device Barometers

|                         |               |             | ORDERIN    | G INFORM | ATION |               |          |           |
|-------------------------|---------------|-------------|------------|----------|-------|---------------|----------|-----------|
| Device Name             | Case          | # of Ports  |            |          |       | Pressure Type |          | Device    |
| Device Name             | No.           | None        | Single     | Dual     | Gauge | Differential  | Absolute | Marking   |
| Small Outline Package ( | MPXA6115A S   | eries)      |            |          |       |               |          |           |
| MPXA6115A6U             | 482           | •           |            |          |       |               | •        | MPXA6115A |
| MPXA6115A6T1            | 482           | •           |            |          |       |               | •        | MPXA6115A |
| MPXA6115AC6U            | 482A          |             | •          |          |       |               | •        | MPXA6115A |
| MPXA6115AC6T1           | 482A          |             | •          |          |       |               | •        | MPXA6115A |
| MPXA6115AC7U            | 482C          |             | •          |          |       |               | •        | MPXA6115A |
| Small Outline Package ( | Media Resista | nt Gel) (MP | XAZ6115A S | eries)   |       |               |          |           |
| MPXAZ6115A6U            | 482           | •           |            |          |       |               | •        | MPXAZ6115 |
| MPXAZ6115AC6U           | 482A          |             | •          |          |       |               | •        | MPXAZ6115 |
| MPXAZ6115AC6T1          | 482A          |             | •          |          |       |               | •        | MPXAZ6115 |
| MPXAZ6115AP             | 1369          |             | •          |          |       |               | •        | MPXAZ6115 |
| MPXAZ6115APT1           | 1369          |             | •          |          |       |               | •        | MPXAZ6115 |
| Super Small Outline Pac | ckage (MPXH61 | 15A Series  | 5)         |          |       |               |          |           |
| MPXH6115A6U             | 1317          | •           |            |          |       |               | •        | MPXH6115A |
| MPXH6115A6T1            | 1317          | •           |            |          |       |               | •        | MPXH6115A |
| MPXH6115AC6U            | 1317A         |             | •          |          |       |               | •        | MPXH6115A |
| MPXH6115AC6T1           | 1317A         |             | •          |          |       |               | •        | MPXH6115A |



# **Pressure**

| ORDERING INFORMATION Small Outline Package (Media Resistant Gel) (MPXHZ6115A Series) |                                |   |   |  |  |  |   |            |
|--------------------------------------------------------------------------------------|--------------------------------|---|---|--|--|--|---|------------|
| MPXHZ6115A6U                                                                         | MPXHZ6115A6U 1317 • MPXHZ6115A |   |   |  |  |  |   | MPXHZ6115A |
| MPXHZ6115A6T1                                                                        | 1317                           | • |   |  |  |  | • | MPXHZ6115A |
| MPXHZ6115AC6U                                                                        | 1317A                          |   | • |  |  |  | • | MPXHZ6115A |
| MPXHZ6115AC6T1                                                                       | 1317A                          |   | • |  |  |  | • | MPXHZ6115A |

## **SMALL OUTLINE PACKAGES**



MPXA6115A6U/T1 MPXAZ6115A6U CASE 482



MPXA6115AC6U/T1 MPXAZ6115AC6U/T1 CASE 482A



MPXA6115AC7U CASE 482C



MPXAZ6115AP/T1 CASE 1369

## **SUPER SMALL OUTLINE PACKAGES**



MPXH6115A6U/T1 MPXHZ6115A6U/T1 CASE 1317



MPXH6115AC6U/T1 MPXHZ6115AC6U/T1 CASE 1317A

## **Operating Characteristics**

**Table 1. Operating Characteristics** ( $V_S = 5.0 \text{ Vdc}$ ,  $T_A = 25^{\circ}\text{C}$  unless otherwise noted, P1 > P2)

| Characteristic                                                      |             | Symbol           | Min   | Тур   | Max   | Unit              |
|---------------------------------------------------------------------|-------------|------------------|-------|-------|-------|-------------------|
| Pressure Range                                                      |             | P <sub>OP</sub>  | 15    | _     | 115   | kPa               |
| Supply Voltage <sup>(1)</sup>                                       |             | V <sub>S</sub>   | 4.75  | 5.0   | 5.25  | Vdc               |
| Supply Current                                                      |             | Io               | _     | 6.0   | 10    | mAdc              |
| Minimum Pressure Offset <sup>(2)</sup> @ V <sub>S</sub> = 5.0 Volts | (0 to 85°C) | V <sub>off</sub> | 0.133 | 0.200 | 0.268 | Vdc               |
| Full Scale Output <sup>(3)</sup> @ V <sub>S</sub> = 5.0 Volts       | (0 to 85°C) | V <sub>FSO</sub> | 4.633 | 4.700 | 4.768 | Vdc               |
| Full Scale Span <sup>(4)</sup><br>@ V <sub>S</sub> = 5.0 Volts      | (0 to 85°C) | V <sub>FSS</sub> | 4.433 | 4.500 | 4.568 | Vdc               |
| Accuracy <sup>(5)</sup>                                             | (0 to 85°C) | _                | _     | _     | ±1.5  | %V <sub>FSS</sub> |
| Sensitivity                                                         |             | V/P              | _     | 45.9  | _     | mV/kPa            |
| Response Time <sup>(6)</sup>                                        |             | t <sub>R</sub>   | _     | 1.0   | _     | ms                |
| Warm-Up Time <sup>(7)</sup>                                         |             | _                | _     | 20    | _     | ms                |
| Offset Stability <sup>(8)</sup>                                     |             | _                | _     | ±0.25 | _     | %V <sub>FSS</sub> |

- 1. Device is ratiometric within this specified excitation range.
- 2. Offset  $(V_{\text{off}})$  is defined as the output voltage at the minimum rated pressure.
- 3. Full Scale Output  $(V_{\mbox{FSO}})$  is defined as the output voltage at the maximum or full rated pressure.
- 4. Full Scale Span (V<sub>FSS</sub>) is defined as the algebraic difference between the output voltage at full rated pressure and the output voltage at the minimum rated pressure.
- 5. Accuracy is the deviation in actual output from nominal output over the entire pressure range and temperature range as a percent of span at 25°C due to all sources of error including the following:

Linearity: Output deviation from a straight line relationship with pressure over the specified pressure range.

Temperature Hysteresis: Output deviation at any temperature within the operating temperature range, after the temperature is cycled to

and from the minimum or maximum operating temperature points, with zero differential pressure applied.

Pressure Hysteresis: Output deviation at any pressure within the specified range, when this pressure is cycled to and from minimum

or maximum rated pressure at 25°C.

TcSpan: Output deviation over the temperature range of 0° to 85°C, relative to 25°C.

TcOffset: Output deviation with minimum pressure applied, over the temperature range of 0° to 85°C, relative to 25°C.

- 6. Response Time is defined as the time for the incremental change in the output to go from 10% to 90% of its final value when subjected to a specified step change in pressure.
- 7. Warm-up Time is defined as the time required for the product to meet the specified output voltage after the pressure has been stabilized.
- 8. Offset Stability is the product's output deviation when subjected to 1000 cycles of Pulsed Pressure, Temperature Cycling with Bias Test.

# **Maximum Ratings**

Table 2. Maximum Ratings<sup>(1)</sup>

| Rating                                                       | Symbol           | Value         | Units |
|--------------------------------------------------------------|------------------|---------------|-------|
| Maximum Pressure (P1 > P2)                                   | P <sub>max</sub> | 400           | kPa   |
| Storage Temperature                                          | T <sub>stg</sub> | -40° to +125° | °C    |
| Operating Temperature                                        | T <sub>A</sub>   | -40° to +125° | °C    |
| Output Source Current @ Full Scale Output <sup>(2)</sup>     | l <sub>o</sub> + | 0.5           | mAdc  |
| Output Sink Current @ Minimum Pressure Offset <sup>(2)</sup> | I <sub>o</sub> - | -0.5          | mAdc  |

- 1. Exposure beyond the specified limits may cause permanent damage or degradation to the device.
- 2. Maximum Output Current is controlled by effective impedance from  $V_{out}$  to Gnd or  $V_{out}$  to  $V_{S}$  in the application circuit.

Figure 1 shows a block diagram of the internal circuitry integrated on a pressure sensor chip.



Figure 1. Fully Integrated Pressure Sensor Schematic

## **On-chip Temperature Compensation and Calibration**

Figure 2 illustrates the absolute sensing chip in the basic Super Small Outline chip carrier (Case 1317).

Figure 3 shows a typical application circuit (output source current operation).

Figure 4 shows the sensor output signal relative to pressure input. Typical minimum and maximum output curves are shown for operation over 0° to 85°C temperature range. The output will saturate outside of the rated pressure range.

A fluorosilicone gel isolates the die surface and wire bonds from the environment, while allowing the pressure signal to be transmitted to the silicon diaphragm. The MPXxx6115A series pressure sensor operating characteristics, internal reliability and qualification tests are based on use of dry air as the pressure media. Media other than dry air may have adverse effects on sensor performance and long-term reliability. Contact the factory for information regarding media compatibility in your application.



Figure 2. Cross Sectional Diagram SSOP/SOP (not to scale)



Figure 3. Typical Application Circuit (Output Source Current Operation)



Figure 4. Output vs. Absolute Pressure

## Transfer Function (MPXxx6115A)

Nominal Transfer Value:  $V_{out} = V_S \times (0.009 \times P - 0.095)$   $\pm (Pressure Error \times Temp. Factor \times 0.009 \times V_S)$ 

 $V_S = 5.0 \pm 0.25 \text{ Vdc}$ 





## MINIMUM RECOMMENDED FOOTPRINT FOR SMALL AND SUPER SMALL PACKAGES

Surface mount board layout is a critical portion of the total design. The footprint for the semiconductor package must be the correct size to ensure proper solder connection interface between the board and the package. With the correct pad geometry, the packages will self-align when subjected to a

solder reflow process. It is always recommended to fabricate boards with a solder mask layer to avoid bridging and/or shorting between solder pads, especially on tight tolerances and/or tight layouts.



Figure 5. SOP Footprint (Case 482)



Figure 6. SSOP Footprint (Case 1317 and 1317A)







- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006).
  5. ALL VERTICAL SURFACES 5' TYPICAL DRAFT.

|     | INC   | HES   | MILLIM   | ETERS |  |
|-----|-------|-------|----------|-------|--|
| DIM | MIN   | MAX   | MIN      | MAX   |  |
| Α   | 0.415 | 0.425 | 10.54    | 10.79 |  |
| В   | 0.415 | 0.425 | 10.54    | 10.79 |  |
| С   | 0.212 | 0.230 | 5.38     | 5.84  |  |
| D   | 0.038 | 0.042 | 0.96     | 1.07  |  |
| G   | 0.100 | BSC   | 2.54 BSC |       |  |
| Н   | 0.002 | 0.010 | 0.05     | 0.25  |  |
| J   | 0.009 | 0.011 | 0.23     | 0.28  |  |
| K   | 0.061 | 0.071 | 1.55     | 1.80  |  |
| M   | 0°    | 7°    | 0°       | 7°    |  |
| N   | 0.405 | 0.415 | 10.29    | 10.54 |  |
| S   | 0.709 | 0.725 | 18.01    | 18.41 |  |

## **CASE 482-01 ISSUE 0 SMALL OUTLINE PACKAGE**



**CASE 482A-01 ISSUE A SMALL OUTLINE PACKAGE** 

### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006).

  5. ALL VERTICAL SURFACES 5

|     | INC   | HES   | MILLIM   | ETERS |  |
|-----|-------|-------|----------|-------|--|
| DIM | MIN   | MAX   | MIN      | MAX   |  |
| Α   | 0.415 | 0.425 | 10.54    | 10.79 |  |
| В   | 0.415 | 0.425 | 10.54    | 10.79 |  |
| С   | 0.500 | 0.520 | 12.70    | 13.21 |  |
| D   | 0.038 | 0.042 | 0.96     | 1.07  |  |
| G   | 0.100 | BSC   | 2.54 BSC |       |  |
| Н   | 0.002 | 0.010 | 0.05     | 0.25  |  |
| J   | 0.009 | 0.011 | 0.23     | 0.28  |  |
| K   | 0.061 | 0.071 | 1.55     | 1.80  |  |
| M   | 0°    | 7°    | 0°       | 7°    |  |
| N   | 0.444 | 0.448 | 11.28    | 11.38 |  |
| S   | 0.709 | 0.725 | 18.01    | 18.41 |  |
| ٧   | 0.245 | 0.255 | 6.22     | 6.48  |  |
| W   | 0.115 | 0.125 | 2.92     | 3.17  |  |



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006).
  5. ALL VERTICAL SURFACES 5" TYPICAL DRAFT.
  6. DIMENSION S TO CENTER OF LEAD WHEN FORMED PARALLEL.

|     | INC   | HES   | MILLIN | IETERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.415 | 0.425 | 10.54  | 10.79  |
| В   | 0.415 | 0.425 | 10.54  | 10.79  |
| С   | 0.500 | 0.520 | 12.70  | 13.21  |
| D   | 0.026 | 0.034 | 0.66   | 0.864  |
| G   | 0.100 | BSC   | 2.54   | BSC    |
| J   | 0.009 | 0.011 | 0.23   | 0.28   |
| K   | 0.100 | 0.120 | 2.54   | 3.05   |
| M   | 0 °   | 15 °  | 0 °    | 15 °   |
| N   | 0.444 | 0.448 | 11.28  | 11.38  |
| S   | 0.540 | 0.560 | 13.72  | 14.22  |
| ٧   | 0.245 | 0.255 | 6.22   | 6.48   |
| W   | 0.115 | 0.125 | 2.92   | 3.17   |

**CASE 482C-03 ISSUE B SMALL OUTLINE PACKAGE** 



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. |        | UTLINE     | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|--------|------------|------------------|-------------|
| TITLE:                                               | DO     | CUMENT NO  | ): 98ASA99303D   | REV: B      |
| 8 LD SOP, SIDE PO                                    | ORT CA | SE NUMBEF  | R: 1369–01       | 24 MAY 2005 |
| ,                                                    | ST     | ANDARD: NO | N-JEDEC          |             |

PAGE 1 OF 2

## CASE 1369-01 ISSUE B SMALL OUTLINE PACKAGE

#### NOTES:

- 1. CONTROLLING DIMENSION: INCH
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994.
- DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PPROTRUSIONS.

  MOLD FLASH AND PROTRUSIONS SHALL NOT EXCEED .006 (0.152) PER SIDE.
- A DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE .008 (0.203) MAXIMUM.

|      | INC                                                           | HES            | MIL     | LIMETERS |       |           |              |             | LLIMETERS   |
|------|---------------------------------------------------------------|----------------|---------|----------|-------|-----------|--------------|-------------|-------------|
| DIM  | MIN                                                           | MAX            | MIN     | MAX      | DIM   | MIN       | MAX          | MIN         | MAX         |
| Α    | . 300                                                         | . 330          | 7. 11   | 7. 62    | θ     | 0.        | 7 <b>°</b>   | 0°          | 7 <b>°</b>  |
| A 1  | . 002                                                         | . 010          | 0. 05   | 0. 25    | _     |           |              |             |             |
| b    | . 038                                                         | . 042          | 0. 96   | 1. 07    | -     |           |              |             |             |
| D    | . 465                                                         | . 485          | 11. 81  | 12. 32   | -     |           |              |             |             |
| E    | . 717                                                         | BSC            | 18      | .21 BSC  | -     |           |              |             |             |
| E1   | . 465                                                         | . 485          | 11. 81  | 12. 32   | -     |           |              |             |             |
| е    | . 100                                                         | BSC            | 2.      | 54 BSC   | -     |           |              |             |             |
| F    | . 245                                                         | . 255          | 6. 22   | 6. 47    | -     |           |              |             |             |
| K    | . 120                                                         | . 130          | 3. 05   | 3. 30    | _     |           |              |             |             |
| L    | . 061                                                         | . 071          | 1. 55   | 1. 80    | -     |           |              |             |             |
| M    | . 270                                                         | . 290          | 6. 86   | 7. 36    | -     |           |              |             |             |
| N    | . 080                                                         | . 090          | 2. 03   | 2. 28    | -     |           |              |             |             |
| P    | . 009                                                         | . 011          | 0. 23   | 0. 28    | _     |           |              |             |             |
| T    | . 115                                                         | . 125          | 2. 92   | 3. 17    | _     |           |              |             |             |
|      | EDEECOAL E CE                                                 | AT CONTRIBUTOR | 1110    |          |       |           |              |             |             |
|      | FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.  MECHANICA |                |         | L OU     | TLINE | PRINT VER | SION NO      | OT TO SCALE |             |
| TITI | TITLE:                                                        |                |         |          | DOC   | JMENT NO  | ): 98ASA9930 | 3D          | REV: B      |
|      | 8 L[                                                          | SOP, S         | SIDE PO | ORT      | CASI  | E NUMBER  | R: 1369–01   |             | 24 MAY 2005 |
|      |                                                               | •              |         |          | STAI  | NDARD: NO | N-JEDEC      |             |             |

PAGE 2 OF 2

CASE 1369-01 ISSUE B SMALL OUTLINE PACKAGE





|        | CALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | T TO SCALE  |
|--------|--------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE: | 8 IFAD                                           |           | DOCUMENT NO  | ): 98ARH99066A   | REV: F      |
|        | SSOP                                             |           | CASE NUMBER  | :: 1317–04       | 24 MAY 2005 |
|        | 3301                                             |           | STANDARD: NO | N-JEDEC          |             |

PAGE 1 OF 3

## CASE 1317-04 ISSUE F SUPER SMALL OUTLINE PACKAGE



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. |        |  | L OUTLINE    | PRINT VERSION NO | T TO SCALE  |
|------------------------------------------------------|--------|--|--------------|------------------|-------------|
| TITLE:                                               | 8 IFAD |  | DOCUMENT NO  | ): 98ARH99066A   | REV: F      |
|                                                      | SSUD   |  | CASE NUMBER  | R: 1317–04       | 24 MAY 2005 |
|                                                      | 3301°  |  | STANDARD: NO | DN-JEDEC         |             |

PAGE 2 OF 3

## CASE 1317-04 ISSUE F SUPER SMALL OUTLINE PACKAGE

#### NOTES:

- 1. ALL DIMENSIONS IN INCHES.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.



 $\sqrt{3}$ . DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSION SHALL NOT EXCEED .006 INCHES PER SIDE.

4. ALL VERTICAL SURFACES TO BE 5' MAXIMUM.

DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION.
ALLOWABLE DAMBAR PROTRUSION SHALL BE .008 INCHES MAXIMUM.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL | OUTLINE      | PRINT VERSION NO | T TO SCALE  |
|------------------------------------------------------|------------|--------------|------------------|-------------|
| TITLE: 8   FAD                                       | ]          | DOCUMENT NO  | ): 98ARH99066A   | REV: F      |
| O LLAD                                               | (          | CASE NUMBER  | : 1317–04        | 24 MAY 2005 |
| 33UP                                                 | 5          | STANDARD: NO | N-JEDEC          |             |

PAGE 3 OF 3

**CASE 1317-04 ISSUE F SUPER SMALL OUTLINE PACKAGE** 



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | PRINT VERSION NOT TO SCALE |        |
|------------------------------------------------------|--------------------|----------------------------|--------|
| TITLE:                                               | DOCUMENT NO        | ): 98ARH99089A             | REV: D |
| 8 LD, PORTED SS                                      | SOP CASE NUMBER    | CASE NUMBER: 1317A-04      |        |
|                                                      | STANDARD: NO       | N-JEDEC                    |        |

PAGE 1 OF 2

## CASE 1317A-04 ISSUE D SUPER SMALL OUTLINE PACKAGE

#### NOTES:

- 1. ALL DIMENSIONS IN INCHES.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.

MOLD FLASH OR PROTRUSION SHALL NOT EXCEED .006 INCHES PER SIDE.

- 4. ALL VERTICAL SURFACES TO BE 5' MAXIMUM.

DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION.
ALLOWABLE DAMBAR PROTRUSION SHALL BE .008 INCHES MAXIMUM.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.  MECHANICAL OUTLINE |      | LINE                     | PRINT VERSION NOT TO SCALE |             |
|--------------------------------------------------------------------------|------|--------------------------|----------------------------|-------------|
| TITLE:<br>8 LD, PORTED SSOP                                              |      | DOCUMENT NO: 98ARH99089A |                            | REV: D      |
|                                                                          |      | CASE NUMBER: 1317A-04    |                            | 26 OCT 2006 |
|                                                                          | STAN | DARD: NON-               | -JEDEC                     |             |

PAGE 2 OF 2

**CASE 1317A-04 ISSUE D SUPER SMALL OUTLINE PACKAGE** 

#### How to Reach Us:

#### Home Page:

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 010 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2010. All rights reserved.

