Data Sheet February 13, 2015 FN9255.2

# Synchronous Buck Pulse-Width Modulator (PWM) Controller

The ISL6535 is a high performance synchronous controller for demanding DC/DC converter applications. It provides overcurrent fault protection and is designed to safely start-up into prebiased output loads.

The output voltage of the converter can be precisely regulated to as-low-as 0.597V, with a maximum tolerance of  $\pm 1\%$  over the commercial temperature range, and  $\pm 1.5\%$  over the industrial temperature range.

The ISL6535 provides simple, single feedback loop, voltage mode control with fast transient response. It includes a triangle wave oscillator that is adjustable from below 50kHz to over 1.5MHz. Full (0% to 100%) PWM duty cycle support is provided.

The error amplifier features a 15MHz gain bandwidth product and 6V/µs slew rate, which enables high converter bandwidth for fast transient performance.

The ISL6535's overcurrent protection monitors the current by using the  $r_{DS(ON)}$  of the upper MOSFET, which eliminates the need for a current sensing resistor.

#### **Pinouts**

#### ISL6535 (14 LD SOIC) TOP VIEW 14 VCC RT 1 OCSET 2 13 PVCC 12 LGATE SS 3 COMP 11 PGND FΒ 10 BOOT 9 UGATE EN 6 GND 8 PHASE

#### ISL6535 (16 LD QFN) TOP VIEW **PVCC** SS 12 COMP LGATE 10 **PGND** FΒ **BOOT** 8 6 PHASE UGATE GND

#### **Features**

- · Operates from +12V input
- · Excellent output voltage regulation
- 0.597V internal reference
- ±1% over the commercial temperature range
- ±1.5% over the industrial temperature range
- · Simple single-loop control design
  - Voltage-mode PWM control
- · Fast transient response
  - High-bandwidth error amplifier
  - Full 0% to 100% duty ratio
  - Leading and falling edge modulation
- · Small converter size
  - Constant frequency operation
  - Oscillator programmable from 50kHz to over 1.5MHz
- 12V high-speed MOSFET gate drivers
  - 2.0A source/3A sink at 12V low-side gate drive
  - 1.25A source/2A sink at 12V high-side gate drive
  - Drives two N-Channel MOSFETs
- · Overcurrent fault monitor
  - High-side MOSFET's r<sub>DS(ON)</sub> sensing
  - Reduced ~120ns blanking time
- · Converter can source and sink current
- Soft-start done and an external reference pin for tracking applications are available in the QFN package
- Pin compatible with ISL6522
- · Supports start-up into prebiased loads
- · Pb-free (RoHS compliant)

#### **Applications**

- Power Supply for some Pentium®, PowerPC<sup>™</sup>, as-well-as graphic CPUs
- · High-power 12V input DC/DC regulators
- · Low-voltage distributed power supplies

#### **Ordering Information**

| PART NUMBER<br>( <u>Notes 1, 2, 3</u> ) | PART<br>MARKING | TEMP.<br>RANGE (°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG. # |
|-----------------------------------------|-----------------|---------------------|----------------------|----------------|
| ISL6535CBZ                              | 6535CBZ         | 0 to +70            | 14 Ld SOIC           | M14.15         |
| ISL6535IBZ                              | 6535IBZ         | -40 to +85          | 14 Ld SOIC           | M14.15         |
| ISL6535CRZ                              | 65 35CRZ        | 0 to +70            | 16 Ld 4x4 QFN        | L16.4x4        |
| ISL6535IRZ                              | 65 35IRZ        | -40 to +85          | 16 Ld 4x4 QFN        | L16.4x4        |

- 1. Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations).
   Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), please see product information page for <a href="ISL6535">ISL6535</a>. For more information on MSL, please see tech brief <a href="IB363">TB363</a>.

#### **Block Diagram**



Submit Document Feedback 2 intersil

# Simplified Power System Diagram



## **Typical Application**



#### **Absolute Maximum Ratings**

| Supply Voltage, V <sub>PVCC</sub> , V <sub>VCC</sub> GND - 0.3V to + 16V              |
|---------------------------------------------------------------------------------------|
| Enable Voltage, V <sub>EN</sub> GND - 0.3V to + 16V                                   |
| Soft-start Done Voltage, V <sub>SSDONE</sub> GND - 0.3V to + 16V                      |
| Boot Voltage, V <sub>BOOT</sub>                                                       |
| Phase Voltage, V <sub>PHASE</sub> V <sub>BOOT</sub> - 16V to V <sub>BOOT</sub> + 0.3V |
| All Other Pins                                                                        |
| ESD Rating                                                                            |
| ESD Classification                                                                    |

#### **Thermal Information**

| Thermal Resistance (Typical)      | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|-----------------------------------|------------------------|------------------------|
| SOIC Package (Notes 4, 6)         | 80                     | 45                     |
| QFN Package (Notes 5, 7)          | 42                     | 4                      |
| Maximum Junction Temperature      |                        | +150°C                 |
| Maximum Storage Temperature Range | 65°                    | °C to +150°C           |
| Pb-Free Reflow Profile            |                        | . see <u>TB493</u>     |

#### **Operating Conditions**

| 0%  |
|-----|
| /CC |
|     |
| 0°C |
| 5°C |
|     |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 4. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board. See Tech Brief <u>TB379</u>.
- θ JA is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 6. For  $\theta_{\mbox{\scriptsize JC}},$  the "case temp" location is taken at the package top center.
- 7. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

# **Electrical Specifications** Recommended Operating Conditions, unless otherwise noted specifications. **Boldface limits apply across** the operating temperature range, -40°C to +85°C.

| PARAMETER                                           | SYMBOL            | TEST CONDITIONS                                    | MIN<br>(Note 9) | TYP  | MAX<br>(Note 9) | UNITS            |
|-----------------------------------------------------|-------------------|----------------------------------------------------|-----------------|------|-----------------|------------------|
| V <sub>CC</sub> SUPPLY CURRENT                      |                   | 1                                                  | (2222)          |      | (110000)        |                  |
| Shutdown Supply V <sub>CC</sub>                     | lvcc              | SS/EN = 0V                                         | 3.5             | 6.1  | 8.5             | mA               |
| Shutdown Supply V <sub>PVCC</sub>                   | I <sub>PVCC</sub> | SS/EN = 0V                                         | 0.30            | 0.5  | 0.75            | mA               |
| POWER-ON RESET                                      |                   |                                                    |                 |      |                 |                  |
| V <sub>CC</sub> /V <sub>PVCC</sub> Rising Threshold |                   |                                                    | 6.45            | 7.10 | 7.55            | V                |
| V <sub>CC</sub> /V <sub>PVCC</sub> Hysteresis       |                   |                                                    | 170             | 250  | 500             | mV               |
| OCSET Rising Threshold                              |                   |                                                    | 0.70            | 0.73 | 0.75            | V                |
| OCSET Hysteresis                                    |                   |                                                    | 180             | 200  | 220             | mV               |
| Enable - Rising Threshold                           |                   |                                                    | 1.4             | 1.5  | 1.60            | V                |
| Enable - Hysteresis                                 |                   |                                                    | 175             | 250  | 325             | mV               |
| OSCILLATOR                                          |                   |                                                    |                 | l.   |                 |                  |
| Trim Test Frequency                                 |                   | R <sub>RT</sub> = OPEN V <sub>VCC</sub> = 12       | 175             | 200  | 220             | kHz              |
| Total Variation                                     |                   | $8k\Omega < R_{RT}$ to GND < $200k\Omega$ (Note 8) | -               | ±15  | -               | %                |
| Ramp Amplitude                                      | ΔV <sub>OSC</sub> | R <sub>RT</sub> = OPEN                             | 1.7             | 1.9  | 2.15            | V <sub>P-P</sub> |
| ERROR AMPLIFIER                                     |                   |                                                    |                 | l.   |                 |                  |
| DC Gain                                             |                   | $R_L = 10k\Omega, C_L = 100pF (Note 8)$            | -               | 88   | -               | dB               |
| Gain-Bandwidth Product                              | GBWP              | $R_L = 10k\Omega$ , $C_L = 100pF$ (Note 8)         | -               | 15   | -               | MHz              |
| Slew Rate                                           | SR                | $R_L = 10k\Omega$ , $C_L = 100pF$ (Note 8)         | -               | 6    | -               | V/µs             |

Submit Document Feedback 4 intersil\* FN9255.2 February 13, 2015

#### **Electrical Specifications**

Recommended Operating Conditions, unless otherwise noted specifications. **Boldface limits apply across** the operating temperature range, -40°C to +85°C. (Continued)

| PARAMETER                       | SYMBOL                | TEST CONDITIONS                                                          | MIN<br>( <u>Note 9</u> ) | TYP   | MAX<br>(Note 9) | UNITS |
|---------------------------------|-----------------------|--------------------------------------------------------------------------|--------------------------|-------|-----------------|-------|
| PROTECTION                      |                       |                                                                          |                          |       |                 |       |
| OCSET Current                   | I <sub>OCSET</sub>    | T <sub>J</sub> = 0°C to +70°C                                            | 180                      | 200   | 220             | μA    |
| OCSET Current                   | I <sub>OCSET</sub>    | T <sub>J</sub> = -40°C to +85°C                                          | 176                      | 200   | 224             | μA    |
| OCSET Measurement Offset        | OCP <sub>OFFSET</sub> | OCSET= 1.5V to 15.4V (Note 8)                                            | -                        | ±10   | -               | mV    |
| Soft-start Current              | I <sub>SS</sub>       |                                                                          | 22                       | 30    | 38              | μA    |
| REFERENCE                       | •                     |                                                                          | ı.                       |       |                 |       |
| Reference Voltage               |                       | $T_J = 0$ °C to +70°C                                                    | 0.591                    | 0.597 | 0.603           | V     |
|                                 |                       | T <sub>J</sub> = -40°C to +85°C                                          | 0.588                    | 0.597 | 0.606           | V     |
| System Accuracy                 |                       | T <sub>J</sub> = 0°C to +70°C                                            | -1.0                     | -     | 1.0             | %     |
|                                 |                       | T <sub>J</sub> = -40°C to +85°C                                          | -1.5                     | -     | 1.5             | %     |
| REFIN Current Source (QFN Only) |                       |                                                                          | -4                       | -6    | -8              | μA    |
| REFIN Threshold (QFN Only)      |                       |                                                                          | 2.10                     | -     | 3.50            | V     |
| REFIN Offset (QFN Only)         |                       |                                                                          | -3                       | -     | 3               | mV    |
| GATE DRIVERS                    | •                     |                                                                          | ı.                       |       |                 |       |
| Upper Drive Source Current      | lu_source             | V <sub>BOOT</sub> - V <sub>PHASE</sub> = 12V, 3nF Load ( <u>Note 8</u> ) | -                        | 1.25  | -               | Α     |
| Upper Drive Source Impedance    | R <sub>U_SOURCE</sub> | 90mA Source Current                                                      | -                        | 2.0   | -               | Ω     |
| Upper Drive Sink Current        | I <sub>U_SINK</sub>   | V <sub>BOOT</sub> - V <sub>PHASE</sub> = 12V, 3nF Load ( <u>Note 8</u> ) | -                        | 2     | -               | Α     |
| Upper Drive Sink Impedance      | R <sub>U_SINK</sub>   | 90mA Source Current                                                      | -                        | 1.3   | -               | Ω     |
| Lower Drive Source Current      | I <sub>L_SOURCE</sub> | V <sub>PVCC</sub> = 12V, 3nF Load ( <u>Note 8</u> )                      | -                        | 2     | -               | Α     |
| Lower Drive Source Impedance    | R <sub>L_SOURCE</sub> | 90mA Source Current                                                      | -                        | 1.3   | -               | Ω     |
| Lower Drive Sink Current        | I <sub>L_SINK</sub>   | V <sub>PVCC</sub> = 12V, 3nF Load ( <u>Note 8</u> )                      | -                        | 3     | -               | Α     |
| Lower Drive Sink Impedance      | R <sub>L_SINK</sub>   | 90mA Source Current                                                      | -                        | 0.94  | -               | Ω     |
| SSDONE (QFN ONLY)               | '                     | ,                                                                        |                          | ı     | 1               |       |
| SSDONE Low Output Voltage       |                       | I <sub>SSDONE</sub> = 2mA                                                | -                        | -     | 0.30            | ٧     |
|                                 | T.                    | 1                                                                        | r.                       | 1     | 1               |       |

#### NOTE:

- 8. Limits should be considered typical and are not production tested.
- 9. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

## **Typical Performance Curves**



FIGURE 1. R<sub>RT</sub> RESISTANCE vs FREQUENCY



FIGURE 2. BIAS SUPPLY CURRENT vs FREQUENCY

#### Functional Pin Description (SOIC/QFN)

#### RT (Pin 1, 14)

This pin provides oscillator switching frequency adjustment. By placing a resistor ( $R_{RT}$ ) from this pin to GND, the switching frequency is set from between 200kHz and 1.5MHz according Equation 1:

$$R_{RT}[k\Omega] \approx \frac{6500}{F_s[kHz] - 200[kHz]} - 1.3k\Omega \qquad (R_{RT} \text{ to GND})$$
 (EQ. 1)

Alternately ISL6535's switching frequency can be lowered from 200kHz to 50kHz by connecting the RT pin with a resistor to VCC according to <a href="Equation 2">Equation 2</a>:

$$R_{RT}[k\Omega] \approx \frac{55000}{200[kHz] - F_s[kHz]} + 70k\Omega$$
 (R<sub>RT</sub> to VCC) (EQ. 2)

#### OCSET (Pin 2, 15)

The current limit is programmed by connecting this pin with a resistor and capacitor to the drain of the high-side MOSEFT. A  $200\mu A$  current source develops a voltage across the resistor, which is then compared with the voltage developed across the high-side MOSFET. A blanking period of 120ns is provided for noise immunity.

#### SS (Pin 3, 1)

Connect a capacitor from this pin to ground. This capacitor, along with an internal  $30\mu A$  current source, sets the soft-start interval of the converter.

#### COMP (Pin 4, 2) and FB (Pin 5, 3)

COMP and FB are the available external pins of the error amplifier. The FB pin is the inverting input of the error amplifier and the COMP pin is the error amplifier output. These pins are used to compensate the voltage-control feedback loop of the converter.

#### EN (Pin 6, 4)

This pin is a TTL compatible input. Pull this pin below 0.8V to disable the converter. In shutdown the soft-start pin is discharged and the UGATE and LGATE pins are held low.

#### GND (Pin 7, 6)

Signal ground for the IC. All voltage levels are measured with respect to this pin.

#### PHASE (Pin 8, 7)

This pin connects to the source of the high-side MOSFET and the drain of the low side MOSFET. This pin represents the return path for the high-side gate driver. During normal switching, this pin is used for high-side current sensing.

#### **UGATE** (Pin 9, 8)

Connect UGATE to the upper MOSFET gate. This pin provides the gate drive for the upper MOSFET.

#### BOOT (Pin 10, 9)

This pin provides bias to the upper MOSFET driver. A bootstrap circuit may be used to create a BOOT voltage suitable to drive a standard N-Channel MOSFET.

#### PGND (Pin 11, 10)

This is the power ground connection. Tie the lower MOSFET source and board ground to this pin.

#### LGATE (Pin 12, 11)

Connect LGATE to the lower MOSFET gate. This pin provides the gate drive for the lower MOSFET.

#### PVCC (Pin 13, 12)

Provide a 12V  $\pm$ 10% bias supply for the lower gate drive to this pin. This pin should be bypassed with a capacitor to PGND.

#### VCC (Pin 14, 13)

Provide a 12V bias supply for the chip to this pin. The pin should be bypassed with a capacitor to GND.

#### **REFIN (QFN ONLY Pin 5)**

Upon enable if REFIN is less than 2.2V, the external reference pin is used as the control reference instead of the internal 0.597V reference. An internal 6 $\mu$ A pull-up to 5V is provided for disabling this functionality.

#### SSDONE (QFN ONLY Pin 16)

Provides an open drain signal at the end of soft-start.

#### Functional Description

#### Initialization

The ISL6535 automatically initializes upon receipt of power. Special sequencing of the input supplies is not necessary. The Power-On Reset (POR) function continually monitors the bias voltage at the VCC pin and the driver input on the PVCC pin. When the voltages at VCC and PVCC exceed their rising POR thresholds, a 30µA current source driving the SS pin is enabled. Upon the SS pin exceeding 1V, the ISL6535 begins ramping the non-inverting input of the error amplifier from GND to the System Reference. During initialization the MOSFET drivers, pull UGATE to PHASE and LGATE to PGND.

#### Soft-start

During soft-start, an internal 30µA current source charges the external capacitor ( $C_{SS}$ ) on the SS pin up to ~4V. If the ISL6535 is utilizing the internal reference, then as the SS pin's voltage ramps from 1V to 3V, the soft-start function scales the reference input (positive terminal of error amp) from GND to VREF (0.597V nominal). If the ISL6535 is utilizing an externally supplied reference, when the voltage on the SS pin reaches 1V, the internal reference input (into of the error amp) ramps from GND to the externally supplied reference at the same rate as the voltage on the SS pin. Figure 3 shows a typical soft-start interval. The rise time of the output voltage is,

Submit Document Feedback 6 intersil FN9255.2 February 13, 2015

therefore, dependent upon the value of the soft-start capacitor, C<sub>SS</sub>. If the internal reference is used, then the soft-start capacitance value can be calculated through Equation 3:

Equation 3:  

$$C_{SS} = \frac{30 \mu A \cdot t_{SS}}{2V}$$
(EQ. 3)

If an external reference is used, then the soft start capacitance can be calculated through Equation 4:

$$C_{SS} = \frac{30 \mu A \cdot t_{SS}}{V_{REFEXT}}$$
 (EQ. 4)



FIGURE 3. TYPICAL SOFT-START INTERVAL

#### Prebiased Load Start-up

Drivers are held in tri-state (UG pulled to Phase, LG pulled to PGND) at the beginning of a soft-start cycle until two PWM pulses are detected. The low-side MOSFET is turned on first to provide for charging of the bootstrap capacitor. This method of driver activation provides support for start-up into prebiased loads by not activating the drivers until the control loop has entered its linear region, thereby substantially reducing output transients that would otherwise occur had the drivers been activated at the beginning of the soft-start cycle.

#### **SSDONE**

Soft-start is only available in the 16 Ld QFN packaging option of the ISL6535. When the soft-start pin reaches 4V, an open drain signal is provided to support sequencing requirements. The SSDONE is deasserted by disabling of the part, including pulling SS low, and by POR and OCP events.

#### Oscillator

The oscillator is a triangular waveform, providing for leading and falling edge modulation. The peak-to-peak of the ramp amplitude is set at 1.9V and varies as a function of frequency. At 50kHz the peak-to-peak amplitude is approximately 1.8V while at 1.5MHz it is approximately 2.2V. In the event the regulator operates at 100% duty cycle for 64 clock cycles an automatic boot cap refresh circuit will activate turning on LG for approximately 1/2 of a clock cycle.

#### **Overcurrent Protection**



FIGURE 4. TYPICAL OVERCURRENT PROTECTION

The OCP function is enabled with the drivers at start-up. OCP is implemented via a resistor ( $R_{OCSET}$ ) and a capacitor ( $C_{OCSET}$ ) connecting the OCSET pin and the drain of the high-side MOSEFT. An internal  $200\mu A$  current source develops a voltage across  $R_{OCSET}$ , which is then compared with the voltage developed across the high-side MOSFET at turn-on as measured at the PHASE pin. When the voltage drop across the MOSFET exceeds the voltage drop across the resistor, a sourcing OCP event occurs. The  $C_{OCSET}$  is placed in parallel with  $R_{OCSET}$  to smooth the voltage across  $R_{OCSET}$  in the presence of switching noise on the input bus.

A 120ns blanking period is used to reduce the current sampling error due to leading-edge switching noise. An additional simultaneous 120ns low pass filter is used to further reduce measurement error due to noise.

OCP faults cause the regulator to disable (upper and lower drives disabled, SSDONE pulled low, soft-start capacitor discharged) itself for a fixed period of time, after which a normal soft-start sequence is initiated. If the voltage on the SS pin is already at 4V and an OCP is detected, a 30mA current sink is immediately applied to the SS pin. If an OCP is detected during soft-start, the 30µA current sink will not be applied until the voltage on the SS pin has reached 4V. This current sink discharges the CSS capacitor in a linear fashion. Once the voltage on the SS pin has reached approximately 0V, the normal soft-start sequence is initiated. If the fault is still present on the subsequent restart, the ISL6535 will repeat this process in a hiccup mode. Figure 4 shows a typical reaction to a repeated overcurrent condition that places the regulator in a hiccup mode. If the regulator is repeatedly tripping overcurrent, the hiccup period can be approximated by Equation 5:

$$t_{\text{HICCUP}} = \frac{8V \cdot C_{SS}}{30\mu\text{A}} \tag{EQ. 5}$$

Submit Document Feedback 7 intersil FN9255.2 February 13, 2015

The OCP trip point varies mainly due to MOSFET  $r_{DS(ON)}$  variations and layout noise concerns. To avoid overcurrent tripping in the normal operating load range, find the  $R_{OCSET}$  resistor from the following equations with:

- The maximum r<sub>DS(ON)</sub> at the highest junction temperature.
- 2. The minimum I<sub>OCSET</sub> from the specification table. Determine the overcurrent trip point greater than the maximum output continuous current at maximum inductor ripple current.

#### SIMPLE OCP EQUATION

$$R_{OCSET} = \frac{I_{OC\_SOURCE} \cdot r_{DS(ON)}}{200 \mu A}$$

#### **DETAILED OCP EQUATION**

$$R_{OCSET} = \frac{\left(I_{OC\_SOURCE} + \frac{\Delta I}{2}\right) \bullet r_{DS(ON)}}{I_{HSOC} \bullet N_{U}}$$

 $N_{IJ}$  = NUMBER OF HIGH SIDE MOSFETs

$$\Delta I = \frac{V_{\mathsf{IN}} - V_{\mathsf{OUT}}}{f_{\mathsf{SW}} \bullet L_{\mathsf{OUT}}} \bullet \frac{V_{\mathsf{OUT}}}{V_{\mathsf{IN}}}$$

#### High Speed MOSFET Gate Driver

The integrated driver has the same drive capability and feature as the Intersil's 12V gate driver, ISL6612. The PWM tri-state feature helps prevent a negative transient on the output voltage when the output is being shut down. This eliminates the Schottky diode that is used in some systems for protecting the microprocessor from reversed output voltage damage. See the <a href="ISL6612">ISL6612</a> datasheet for specification parameters that are not defined in the current ISL6535 "Electrical Specifications" table on <a href="page 4">page 4</a>.

#### Reference Input

The REFIN pin allows the user to bypass the internal 0.597V reference with an external reference. If REFIN is NOT above  $\sim$ 2.2V, the external reference pin is used as the control reference instead of the internal 0.597V reference. When is not using the external reference option, the REFIN pin should be left floating. An internal 6 $\mu$ A pull-up keeps this REFIN pin above 2.2V in this situation.

#### Internal Reference and System Accuracy

The Internal Reference is set to 0.597V. The total DC system accuracy of the system is to be within 1.0% over commercial temperature range and 1.5% over the industrial temperature range. System Accuracy includes Error Amplifier offset, and Reference Error. The use of REFIN may add up to 3mV of offset error into the system (as the error amplifier offset is trimmed out via the internal system reference).

#### **Application Guidelines**

#### Layout Considerations

As in any high frequency switching converter, layout is very important. Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. These interconnecting impedances should be minimized by using wide, short printed circuit traces. The critical components should be located as close together as possible using ground plane construction or single point grounding.

A multi-layer printed circuit board is recommended. Equation 9 shows the critical components of the converter. Note that capacitors  $C_{IN}$  and  $C_{OUT}$  could each represent numerous physical capacitors. Dedicate one solid layer (usually a middle layer of the PC board) for a ground plane and make all critical component ground connections with vias to this layer. Dedicate another solid layer as a power plane and break this plane into smaller islands of common voltage levels. Keep the metal runs from the PHASE terminals to the output inductor short. The power plane should support the input power and output power nodes. Use copper filled polygons on the top and bottom circuit layers for the phase nodes. Use the remaining printed circuit layers for small signal wiring.



FIGURE 5. PRINTED CIRCUIT BOARD POWER PLANES AND ISLANDS

Submit Document Feedback 8 intersil FN9255.2 February 13, 2015

Locate the ISL6535 within 2 to 3 inches of the MOSFETs,  $Q_1$  and  $Q_2$  (1 inch or less for 500kHz or higher operation). The circuit traces for the MOSFETs' gate and source connections from the ISL6535 must be sized to handle up to 3A peak current. Minimize any leakage current paths on the SS pin and locate the capacitor  $C_{SS}$  close to the SS pin as the internal current source is only  $30\mu A$ . Provide local  $V_{CC}$  decoupling between VCC and GND pins. Locate the capacitor  $C_{BOOT}$  as close as practical to the BOOT pin and the phase node.



FIGURE 6. COMPENSATION CONFIGURATION FOR THE ISL6535 CIRCUIT



FIGURE 7. VOLTAGE-MODE BUCK CONVERTER COMPENSATION DESIGN

#### Compensating the Converter

The ISL6535 Single-phase converter is a voltage-mode controller. This section highlights the design consideration for a voltage-mode controller requiring external compensation. To address a broad range of applications, a type-3 feedback network is recommended (see Figure 6).

Figure 7 highlights the voltage-mode control loop for a synchronous-rectified buck converter. The output voltage is regulated to the reference voltage level. The error amplifier output is compared with the oscillator triangle wave to provide a pulse-width modulated wave with an amplitude of V<sub>IN</sub> at the PHASE node. The PWM wave is smoothed by the output filter. The output filter capacitor bank's equivalent series resistance is represented by the series resistor ESR.

The modulator transfer function is the small-signal transfer function of  $V_{OUT}/V_{COMP}$ . This function is dominated by a DC gain and shaped by the output filter, with a double pole break frequency at  $F_{LC}$  and a zero at  $F_{CE}$ . For the purpose of this analysis, L and DCR represent the output inductance and its DCR, while C and ESR represents the total output capacitance and its equivalent series resistance.

$$F_{LC} = \frac{1}{2\pi \cdot \sqrt{L \cdot C}} \qquad F_{CE} = \frac{1}{2\pi \cdot C \cdot ESR}$$
 (EQ. 7)

The compensation network consists of the error amplifier (internal to the ISL6535) and the external  $R_1$  to  $R_3$ ,  $C_1$  to  $C_3$  components. The goal of the compensation network is to provide a closed loop transfer function with high 0dB crossing frequency ( $F_0$ ; typically 0.1 to 0.3 of  $f_{SW}$ ) and adequate phase margin (better than  $45^\circ$ ). Phase margin is the difference between the closed loop phase at  $F_{0dB}$  and  $180^\circ$ . The equations that follow relate the compensation network's poles, zeros and gain to the components ( $R_1$ ,  $R_2$ ,  $R_3$ ,  $C_1$ ,  $C_2$ , and  $C_3$ ) in Figures 6 and 7. Use the following guidelines for locating the poles and zeros of the compensation network:

1. Select a value for R<sub>1</sub> (1k $\Omega$  to 10k $\Omega$ , typically). Calculate value for R<sub>2</sub> for desired converter bandwidth (F<sub>0</sub>). If setting the output voltage to be equal to the reference set voltage, as shown in <u>Figure 7</u>, the design procedure can be followed as presented.

$$R_2 = \frac{V_{OSC} \cdot R_1 \cdot F_0}{D_{MAX} \cdot V_{IN} \cdot F_{LC}}$$
 (EQ. 8)

As the ISL6535 supports 100% duty cycle,  $D_{MAX}$  equals 1. The ISL6535 uses a fixed ramp amplitude ( $V_{OSC}$ ) of 1.9V, Equation 8 simplifies to Equation 9:

$$R_2 = \frac{1.9 \cdot R_1 \cdot F_0}{V_{\text{IN}} \cdot F_{\text{IC}}}$$
 (EQ. 9)

2. Calculate C $_1$  such that F $_{Z1}$  is placed at a fraction of the F $_{LC}$ , at 0.1 to 0.75 of F $_{LC}$  (to adjust, change the 0.5 factor in Equation 10 to the desired number). The higher the quality factor of the output filter and/or the higher the ratio F $_{CE}$ /F $_{LC}$ , the lower the F $_{Z1}$  frequency (to maximize phase boost at F $_{LC}$ ).

Submit Document Feedback 9 intersil FN9255.2 February 13, 2015

$$\begin{aligned} &C_1 = \frac{1}{2\pi \cdot R_2 \cdot 0.5 \cdot F_{LC}} \\ &3. & \text{Calculate } C_2 \text{ such that } F_{P1} \text{ is placed at } F_{CE}. \end{aligned} \tag{EQ. 10}$$

$$C_2 = \frac{C_1}{2\pi \cdot R_2 \cdot C_1 \cdot F_{CE} - 1}$$
 (EQ. 11)

4. Calculate R<sub>3</sub> such that F<sub>Z2</sub> is placed at F<sub>LC</sub>. Calculate C<sub>3</sub> such that  $F_{P2}$  is placed below  $f_{SW}$  (typically, 0.3 to 1.0 times f<sub>SW</sub>). f<sub>SW</sub> represents the switching frequency of the regulator. Change the numerical factor (0.7) below to reflect desired placement of this pole. Placement of Fp2 lower in frequency helps reduce the gain of the compensation network at high frequency, in turn reducing the HF ripple component at the COMP pin and minimizing resultant duty cycle jitter.

$$R_{3} = \frac{R_{1}}{\frac{f_{SW}}{F_{LC}} - 1}$$

$$C_{3} = \frac{1}{2\pi \cdot R_{3} \cdot 0.7 \cdot f_{SW}}$$
(EQ. 12)

It is recommended that a mathematical model be used to plot the loop response. Check the loop gain against the error amplifier's open-loop gain. Verify phase margin results and adjust as necessary. The following equations describe the frequency response of the modulator (G<sub>MOD</sub>), feedback compensation (GFB) and closed-loop response (GCL):

$$\begin{split} G_{MOD}(f) &= \frac{D_{MAX} \cdot V_{IN}}{V_{OSC}} \cdot \frac{1 + s(f) \cdot ESR \cdot C}{1 + s(f) \cdot (ESR + DCR) \cdot C + s^2(f) \cdot L \cdot C} \\ G_{FB}(f) &= \frac{1 + s(f) \cdot R_2 \cdot C_1}{s(f) \cdot R_1 \cdot (C_1 + C_2)} \cdot \\ &= \frac{1 + s(f) \cdot (R_1 + R_3) \cdot C_3}{(1 + s(f) \cdot R_3 \cdot C_3) \cdot \left(1 + s(f) \cdot R_2 \cdot \left(\frac{C_1 \cdot C_2}{C_1 + C_2}\right)\right)} \\ G_{CL}(f) &= G_{MOD}(f) \cdot G_{FB}(f) \qquad \text{where, } s(f) = 2\pi \cdot f \cdot j \end{split}$$

#### **COMPENSATION BREAK FREQUENCY EQUATIONS**

$$\begin{aligned} F_{Z1} &= \frac{1}{2\pi \cdot R_2 \cdot C_1} & F_{P1} &= \frac{1}{2\pi \cdot R_2 \cdot \frac{C_1 \cdot C_2}{C_1 + C_2}} \\ F_{Z2} &= \frac{1}{2\pi \cdot (R_1 + R_3) \cdot C_3} & F_{P2} &= \frac{1}{2\pi \cdot R_3 \cdot C_3} \end{aligned} \tag{EQ. 14}$$

Figure 8 shows an asymptotic plot of the DC/DC converter's gain vs frequency. The actual Modulator Gain has a high gain peak dependent on the quality factor (Q) of the output filter, which is not shown. Using the previously mentioned guidelines should yield a compensation gain similar to the curve plotted. The open loop error amplifier gain bounds the compensation gain. Check the compensation gain at F<sub>P2</sub> against the capabilities of the error amplifier. The closed loop gain, G<sub>CL</sub>, is constructed on the log-log graph of Figure 8 by adding the modulator gain, G<sub>MOD</sub> (in dB), to the feedback compensation gain, GFB (in dB).

This is equivalent to multiplying the modulator transfer function and the compensation transfer function and then plotting the resulting gain.



FIGURE 8. ASYMPTOTIC BODE PLOT OF CONVERTER GAIN

A stable control loop has a gain crossing with close to a -20dB/decade slope and a phase margin greater than 45°. Include worst case component variations when determining phase margin. The mathematical model presented makes a number of approximations and is generally not accurate at frequencies approaching or exceeding half the switching frequency. When designing compensation networks, select target crossover frequencies in the range of 10% to 30% of the switching frequency, fow.

### Component Selection Guidelines

#### **Output Capacitor Selection**

An output capacitor is required to filter the output and supply the load transient current. The filtering requirements are a function of the switching frequency and the ripple current. The load transient requirements are a function of the slew rate (di/dt) and the magnitude of the transient load current. These requirements are generally met with a mix of capacitors and careful layout.

Modern microprocessors produce transient load rates above 1A/ns. High frequency capacitors initially supply the transient and slow the current load rate seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (effective series resistance) and voltage rating requirements rather than actual capacitance requirements.

High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load on specific decoupling requirements.

Use only specialized low-ESR capacitors intended for switching-regulator applications for the bulk capacitors. The bulk capacitor's ESR will determine the output ripple

10 intersil FN9255.2 Submit Document Feedback February 13, 2015 voltage and the initial voltage drop after a high slew-rate transient. An aluminum electrolytic capacitor's ESR value is related to the case size with lower ESR available in larger case sizes. However, the equivalent series inductance (ESL) of these capacitors increases with case size and can reduce the usefulness of the capacitor to high slew-rate transient loading. Unfortunately, ESL is not a specified parameter. Work with your capacitor supplier and measure the capacitor's impedance with frequency to select a suitable component. In most cases, multiple electrolytic capacitors of small case size perform better than a single large case capacitor.

#### **Output Inductor Selection**

The output inductor is selected to meet the output voltage ripple requirements and minimize the converter's response time to the load transient. The inductor value determines the converter's ripple current and the ripple voltage is a function of the ripple current. The ripple voltage and current are approximated by Equation 15:

$$\Delta I = \frac{V_{\text{IN}} - V_{\text{OUT}}}{\text{Fs x L}} \bullet \frac{V_{\text{OUT}}}{V_{\text{IN}}}$$
  $\Delta V_{\text{OUT}} = \Delta I \text{ x ESR}$  (EQ. 15)

Increasing the value of inductance reduces the ripple current and voltage. However, the large inductance values reduce the converter's response time to a load transient.

One of the parameters limiting the converter's response to a load transient is the time required to change the inductor current. Given a sufficiently fast control loop design, the ISL6535 will provide either 0% or 100% duty cycle in response to a load transient. The response time is the time required to slew the inductor current from an initial current value to the transient current level. During this interval the difference between the inductor current and the transient current level must be supplied by the output capacitor. Minimizing the response time can minimize the output capacitance required.

The response time to a transient load is different for the application of load and the removal of load. The following equations give the approximate response time interval for application and removal of a transient load:

$$t_{RISE} = \frac{L_O \times I_{TRAN}}{V_{IN} - V_{OUT}}$$
  $t_{FALL} = \frac{L_O \times I_{TRAN}}{V_{OUT}}$  (EQ. 16)

where:  $I_{TRAN}$  is the transient load current step,  $t_{RISE}$  is the response time to the application of load, and  $t_{FALL}$  is the response time to the removal of load. With a +5V input source, the worst case response time can be either at the application or removal of load and dependent upon the output voltage setting. Be sure to check both of these equations at the minimum and maximum output levels for the worst case response time.

#### Input Capacitor Selection

Use a mix of input bypass capacitors to control the voltage overshoot across the MOSFETs. Use small ceramic capacitors for high frequency decoupling and bulk capacitors to supply the current needed each time  $Q_1$  turns on. Place the small ceramic capacitors physically close to the MOSFETs and between the drain of  $Q_1$  and the source of  $Q_2$ .

The important parameters for the bulk input capacitor are the voltage rating and the RMS current rating. For reliable operation, select a bulk capacitor with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25x greater than the maximum input voltage, a voltage rating of 1.5x greater is a conservative guideline. The RMS current rating requirement for the input capacitor of a buck regulator is approximately 1/2 the DC load current.

For a through hole design, several electrolytic capacitors (Panasonic HFQ series or Nichicon PL series or Sanyo MV-GX or equivalent) may be needed. For surface mount designs, solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge-current at power-up. The TPS series available from AVX, and the 593D series from Sprague are both surge current tested.

#### **MOSFET Selection/Considerations**

The ISL6535 requires at least two N-Channel power MOSFETs. These should be selected based upon  $r_{DS(ON)}$ , gate supply requirements, and thermal management requirements.

In high-current applications, the MOSFET power dissipation, package selection and heatsink are the dominant design factors. The power dissipation includes two loss components; conduction loss and switching loss. At a 300kHz switching frequency, the conduction losses are the largest component of power dissipation for both the upper and the lower MOSFETs. These losses are distributed between the two MOSFETs according to duty factor (see Equation 17). Only the upper MOSFET exhibits switching losses, since the schottky rectifier clamps the switching node before the synchronous rectifier turns on.

$$P_{UPPER} = I_O^2 \times r_{DS(ON)} \times D + \frac{1}{2} \text{ lo } \times V_{IN} \times t_{SW} \times f_{SW}$$

$$P_{LOWER} = I_O^2 \times r_{DS(ON)} \times (1 - D)$$

where: D is the duty cycle = 
$$V_O / V_{IN}$$
,  $t_{SW}$  is the switching interval, and  $f_{SW}$  is the switching frequency.

(EQ. 17)

These equations assume linear voltage-current transitions and do not adequately model power loss due the reverse recovery of the lower MOSFETs body diode. The gate-charge losses are dissipated by the ISL6535 and don't

Submit Document Feedback 11 FN9255.2 February 13, 2015

heat the MOSFETs. However, large gate-charge increases the switching interval, t<sub>SW</sub> which increases the upper MOSFET switching losses. Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal-resistance specifications. A separate heatsink may be necessary depending upon MOSFET power, package type, ambient temperature and air flow.

Standard-gate MOSFETs are normally recommended for use with the ISL6535. However, logic-level gate MOSFETs can be used under special circumstances. The input voltage, upper gate drive level, and the MOSFETs absolute gate-to-source voltage rating determine whether logic-level MOSFETs are appropriate.

Figure 9 shows the upper gate drive (BOOT pin) supplied by a bootstrap circuit from +12V. The boot capacitor, CBOOT develops a floating supply voltage referenced to the PHASE pin. This supply is refreshed each cycle to a voltage of +12V less the boot diode drop (VD) when the lower MOSFET, Q2 turns on. A MOSFET can only be used for Q1 if the MOSFETs absolute gate-to-source voltage rating exceeds the maximum voltage applied to +12V. For Q<sub>2</sub>, a logic-level MOSFET can be used if its absolute gate-to-source voltage rating also exceeds the maximum voltage applied to +12V.



FIGURE 9. UPPER GATE DRIVE - BOOTSTRAP OPTION

Figure 10 shows the upper gate drive supplied by a direct connection to +12V. This option should only be used in converter systems where the main input voltage is +5 VDC or less. The peak upper gate-to-source voltage is approximately +12V less the input supply. For +5V main power and +12V DC for the bias, the gate-to-source voltage of Q<sub>1</sub> is 7V. A logic-level MOSFET is a good choice for Q<sub>1</sub> and a logic-level MOSFET can be used for Q2 if its absolute gate-to-source voltage rating exceeds the maximum voltage applied to PVCC. This method reduces the number of required external components, but does not provide for immunity to phase node ringing during turn on and may result in lower system efficiency.



FIGURE 10. UPPER GATE DRIVE - DIRECT V<sub>CC</sub> DRIVE OPTION

#### Schottky Selection

Rectifier D<sub>2</sub> is a clamp that catches the negative inductor swing during the dead time between turning off the lower MOSFET and turning on the upper MOSFET. The diode must be a Schottky type to prevent the lossy parasitic MOSFET body diode from conducting. It is acceptable to omit the diode and let the body diode of the lower MOSFET clamp the negative inductor swing, but efficiency could slightly decrease as a result. The diode's rated reverse breakdown voltage must be greater than the maximum input voltage.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9001 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

intersil

# **Package Outline Drawing**

# M14.15 14 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 1, 10/09





TOP VIEW







#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSEY14.5m-1994.
- 3. Datums A and B to be determined at Datum H.
- Dimension does not include interlead flash or protrusions.
   Interlead flash or protrusions shall not exceed 0.25mm per side.
- 5. The pin #1 indentifier may be either a mold or mark feature.
- 6. Does not include dambar protrusion. Allowable dambar protrusion shall be 0.10mm total in excess of lead width at maximum condition.
- 7. Reference to JEDEC MS-012-AB.

Submit Document Feedback 13 intersil

# **Package Outline Drawing**

L16.4x4

16 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE
Rev 6, 02/08



#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance: Decimal ± 0.05
- 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.

Submit Document Feedback 14 intersil FN9255.2 February 13, 2015