

# **Quad Lane Extender**

### ISL36411

The ISL36411 is a settable quad receive-side equalizer with extended functionality for advanced protocols operating with line rates up to 11.1Gbps such as InfiniBand (QDR) and 40G Ethernet (40GBase-CR4/ SR4). The ISL36411 compensates for the frequency dependent attenuation of copper twin-axial cables, extending the signal reach up to at least 10m on 28AWG cable.

The small form factor, highly-integrated guad design is ideal for high-density data transmission applications including active copper cable assemblies. The four equalizing filters within the ISL36411 can each be set to provide optimal signal fidelity for a given media and length. The compensation level for the filters is set by two external control pins.

Operating on a single 1.2V power supply, the ISL36411 enables per channel throughputs of 10Gbps to 11.1Gbps while supporting lower data rates including 8.5, 6.25, 5, 4.25, 3.125, and 2.5Gbps. The ISL36411 uses current mode logic (CML) inputs/outputs and is packaged in a 4mmx7mm 46-lead QFN. Individual lane LOS support is included for module applications.

### **Features**

- · Supports four channels with data rates up to 11.1Gbps
- Low power (~110mW per channel)
- Low latency (<500ps)</li>
- Four equalizers in 4mmx7mm QFN package for straight route-through architecture and simplified
- · Equalizer boost is pin selectable
- · Pin selectable equalizer boosts
- Supports 64b/66b encoded data long run lengths
- · Line silence preservation & individual lane LOS support
- 1.2V power supply
- LOS support

# Applications

- QSFP Active Copper Cable Modules
- InfiniBand QDR
- 40G Ethernet (40GBase-CR4/SR4)
- 100G Ethernet (100GBase-CR10/SR10)
- High-Speed Active Cable Assemblies
- · High-Speed Printed Circuit Board (PCB) Traces

### **Benefits**

- · Thinner gauge cable
- · Extends cable reach 3x
- Improved BER

# **Typical Application Circuit**

1



# **Ordering Information**

| PART NUMBER<br>(Notes 1, 2, 3) | PART MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-Free)    | PKG. DWG. # |
|--------------------------------|--------------|---------------------|-------------------------|-------------|
| ISL36411DRZ-TS                 | ISL36411DRZ  | 0 to +85            | 46 Ld QFN (7" 100 pcs.) | L46.4x7     |
| ISL36411DRZ-T7                 | ISL36411DRZ  | 0 to +85            | 46 Ld QFN (7" 1k pcs.)  | L46.4x7     |

#### NOTES:

- 1. "-TS" and "-T7" suffix is for Tape and Reel. Please refer to TB347 for details on reel specifications.
- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), please see device information page for <u>ISL36411</u>. For more information on MSL please see techbrief <u>TB363</u>.

# **Pin Configuration**



2

# **Pin Functions and Definitions**

| PIN NAME    | PIN NUMBER                                        | DESCRIPTION                                                                                                                                                                                                                                                                                                             |
|-------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{DD}$    | 1, 5, 9, 13, 24,<br>27, 28, 31, 32,<br>35, 36, 39 | Power supply. 1.2V supply voltage. The use of parallel 100pF and 10nF decoupling capacitors to ground is recommended for each of these pins for broad high-frequency noise suppression.                                                                                                                                 |
| IN1[P, N]   | 2, 3                                              | Equalizer 1 differential input, CML. the use of 100nF low ESL/ESR MLCC capacitor with at least 6GHz frequency response is recommended.                                                                                                                                                                                  |
| LOSB1       | 4                                                 | LOS BAR indicator 1. Low output when IN1 signal is below DT threshold.                                                                                                                                                                                                                                                  |
| IN2[P, N]   | 6, 7                                              | Equalizer 2 differential input, CML. the use of 100nF low ESL/ESR MLCC capacitor with at least 6GHz frequency response is recommended.                                                                                                                                                                                  |
| LOSB2       | 8                                                 | LOS BAR indicator 2. Low output when IN2 signal is below DT threshold.                                                                                                                                                                                                                                                  |
| IN3[P, N]   | 10, 11                                            | Equalizer 3 differential input, CML. the use of 100nF low ESL/ESR MLCC capacitor with at least 6GHz frequency response is recommended.                                                                                                                                                                                  |
| LOSB3       | 12                                                | LOS BAR indicator 3. Low output when IN3 signal is below DT threshold.                                                                                                                                                                                                                                                  |
| IN4[P, N]   | 14, 15                                            | Equalizer 4 differential input, CML. the use of 100nF low ESL/ESR MLCC capacitor with at least 6GHz frequency response is recommended.                                                                                                                                                                                  |
| LOSB4       | 16                                                | LOS BAR indicator 4. Low output when IN4 signal is below DT threshold.                                                                                                                                                                                                                                                  |
| GND         | 17, 23, 40, 46                                    | These pins should be grounded.                                                                                                                                                                                                                                                                                          |
| DT2         | 18                                                | Detection Threshold for equalizers 3 and 4. Reference DC voltage threshold for input signal power detection. Data output OUT3 and OUT4 are muted when the power of IN3 and IN4, respectively, fall below the threshold. Tie to ground to disable electrical idle preservation and always enable the limiting amplifier. |
| CP2[A,B]    | 19, 20                                            | Control pins for setting equalizers 3 and 4. CMOS logic inputs. Pins are read as a 2-digit number to set the boost level. A is the MSB, and B is the LSB. Pins are internally pulled down through a $25k\Omega$ resistor.                                                                                               |
| NC          | 21, 22, 41, 45                                    | not connected: do not make any connections to these pins.                                                                                                                                                                                                                                                               |
| OUT4[N, P]  | 25, 26                                            | Equalizer 4 differential output, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least 6GHz frequency response is recommended.                                                                                                                                                                                 |
| OUT3[N, P]  | 29, 30                                            | Equalizer 3 differential output, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least 6GHz frequency response is recommended.                                                                                                                                                                                 |
| OUT2[N, P]  | 33, 34                                            | Equalizer 2 differential output, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least 6GHz frequency response is recommended.                                                                                                                                                                                 |
| OUT1[N, P]  | 37, 38                                            | Equalizer 1 differential output, CML. The use of 100nF low ESL/ESR MLCC capacitor with at least 6GHz frequency response is recommended.                                                                                                                                                                                 |
| CP1[B, A]   | 42, 43                                            | Control pins for setting equalizers 1 and 2. CMOS logic inputs. Pins are read as a 2-digit number to set the boost level. A is the MSB, and B is the LSB. Pins are internally pulled down through a $25k\Omega$ resistor.                                                                                               |
| DT1         | 44                                                | Detection Threshold for equalizers 1 and 2. Reference DC voltage threshold for input signal power detection. Data output OUT1 and OUT2 are muted when the power of IN1 and IN2, respectively, fall below the threshold. Tie to ground to disable electrical idle preservation and always enable the limiting amplifier. |
| Exposed Pad | -                                                 | Exposed ground pad. For proper electrical and thermal performance, this pad should be connected to the PCB ground plane.                                                                                                                                                                                                |

### **Absolute Maximum Ratings**

| Supply Voltage (V <sub>DD</sub> to GND) |               |
|-----------------------------------------|---------------|
| ESD Ratings                             | -0.30 to 1.30 |
| Human Body Model                        |               |
| High-Speed Pins                         | 1.5kV         |
| All Other Pins                          | 2kV           |

### **Thermal Information**

| Thermal Resistance (Typical)      | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) |
|-----------------------------------|----------------------|----------------------|
| 46 Ld QFN Package (Notes 4, 5).   | . 33                 | 2.8                  |
| Operating Ambient Temperature Ran | nge C                | °C to +85°C          |
| Storage Ambient Temperature Range | e55°                 | C to +150°C          |
| Maximum Junction Temperature      |                      | +125°C               |
| Pb-Free Reflow Profile            | S                    | ee link below        |
| http://www.intersil.com/pbfree/Pb | -FreeReflow.         | asp                  |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTE

- 4.  $\theta_{JA}$  measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 5. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

### **Operating Conditions**

| PARAMETER                     | SYMBOL         | CONDITION                       | MIN | TYP | MAX  | UNITS |
|-------------------------------|----------------|---------------------------------|-----|-----|------|-------|
| Supply Voltage                | $V_{DD}$       |                                 | 1.1 | 1.2 | 1.3  | V     |
| Operating Ambient Temperature | T <sub>A</sub> |                                 | 0   | 25  | 85   | °C    |
| Bit Rate                      |                | NRZ data applied to any channel | 2.5 |     | 11.1 | Gbps  |

### **Control Pin Characteristics** $V_{DD} = 1.2V$ , $T_A = +25$ °C, and $V_{IN} = 600 \text{mV}_{P-P}$ , unless otherwise noted.

| PARAMETER               | SYMBOL          | CONDITION                                     | MIN | TYP | MAX      | UNITS |
|-------------------------|-----------------|-----------------------------------------------|-----|-----|----------|-------|
| Output LOW Logic Level  | V <sub>OL</sub> | LOS[k]                                        | 0   |     | 250      | mV    |
| Output HIGH Logic Level | V <sub>OH</sub> | LOS[k]                                        | 750 |     | $V_{DD}$ | mV    |
| Input Current           |                 | Current draw on digital pin, i.e., CP[k][A,B] |     | 100 | 200      | μΑ    |

### **Electrical Specifications** $V_{DD} = 1.2V$ , $T_A = +25$ °C, and $VIN = 600 \text{mV}_{P-P_r}$ unless otherwise noted.

| PARAMETERS                                         | SYMBOL             | CONDITION                                                                                                                              | MIN | TYP    | MAX  | UNITS             | NOTES |
|----------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|--------|------|-------------------|-------|
| Supply Current                                     | I <sub>DD</sub>    |                                                                                                                                        |     | 368    |      | mA                |       |
| Cable Input Amplitude<br>Range                     | V <sub>IN</sub>    | Measured differentially at data source before encountering channel loss; Up to 10m 28AWG standard twin-axial cable (approx27dB @ 5GHz) | 600 |        | 1600 | mV <sub>P-P</sub> | 6     |
| DC Differential Input<br>Resistance                |                    | Measured on input channel IN[k]                                                                                                        | 80  | 100    | 120  | Ω                 |       |
| DC Single-Ended Input<br>Resistance                |                    | Measured on input channel IN[k]P or IN[k]N, with respect to V <sub>DD</sub>                                                            | 40  | 50     | 60   | Ω                 |       |
| Input Return Loss Limit                            | S <sub>DD</sub> 11 | 100MHz to 4.1GHz                                                                                                                       |     | Note 7 |      | dB                | 7     |
| (Differential)                                     |                    | 4.1GHz to 11.1GHz                                                                                                                      |     | Note 8 |      | dB                | 8     |
| Input Return Loss Limit                            | S <sub>CC</sub> 11 | 100MHz to 2.5GHz                                                                                                                       |     | Note 9 |      | dB                | 9     |
| (Common Mode)                                      |                    | 2.5GHz to 11.1GHz                                                                                                                      |     | -3     |      | dB                | 14    |
| Input Return Loss Limit (Com. to Diff. Conversion) | S <sub>DC</sub> 11 | 100MHz to 11.1GHz                                                                                                                      |     | -10    |      | dB                | 14    |
| Output Amplitude Range                             | V <sub>OUT</sub>   | Measured differentially at OUT[k]P and OUT[k]N with $50\Omega$ load on both output pins                                                | 450 | 600    | 850  | mV <sub>P-P</sub> |       |
| Differential Output<br>Impedance                   |                    | Measured on OUT[k]                                                                                                                     | 80  | 105    | 120  | Ω                 |       |

intersil

### **Electrical Specifications** $V_{DD} = 1.2V$ , $T_A = +25$ °C, and VIN = 600m $V_{p-p_r}$ unless otherwise noted. (Continued)

| PARAMETERS                                          | SYMBOL                          | CONDITION                                                                                                                                 | MIN | TYP    | MAX | UNITS | NOTES        |
|-----------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-----|-------|--------------|
| Output Return Loss Limit                            | S <sub>DD</sub> 22              | 100MHz to 4.1GHz                                                                                                                          |     | Note 7 |     | dB    | 7            |
| (Differential)                                      |                                 | 4.1MHz to 11.1GHz                                                                                                                         |     | Note 8 |     | dB    | 8            |
| Output Return Loss Limit                            | S <sub>CC</sub> 22              | 100MHz to 2.5GHz                                                                                                                          |     | Note 9 |     | dB    | 9            |
| (Common Mode)                                       |                                 | 2.5MHz to 11.1GHz                                                                                                                         |     | -3     |     | dB    | 14           |
| Output Return Loss Limit (Com. to Diff. Conversion) | S <sub>DC</sub> 22              | 100MHz to 11.1GHz                                                                                                                         |     | -10    |     | dB    | 14           |
| Output Residual Jitter                              |                                 | 10Gbps; Up to 10m 28AWG std twin-<br>axial cable ( $\sim$ -27dB @ 5GHz);<br>1200mV <sub>P-P</sub> $\leq$ VIN $\leq$ 1600mV <sub>P-P</sub> |     | 0.35   |     | UI    | 6, 10,<br>11 |
| Output Transition Time                              | t <sub>r</sub> , t <sub>f</sub> | 20% to 80%                                                                                                                                |     | 32     |     | ps    | 12           |
| Lane-to-Lane Skew                                   |                                 |                                                                                                                                           |     | 50     |     | ps    | 14           |
| Propagation Delay                                   |                                 | From IN[k] to OUT[k]                                                                                                                      |     | 500    |     | ps    | 14           |
| LOS Assert Time                                     |                                 | Time to assert Loss-of-Signal indicator when transitioning from active data mode to line silence mode                                     |     | 50     |     | μs    | 13           |
| LOS De-Assert Time                                  |                                 | Time to assert Loss-of-Signal indicator when transitioning from line silence mode to active data mode                                     |     | 50     |     | μs    | 13           |
| Data-to-Line Silence<br>Response Time               |                                 | K28.5 data pattern at 10Gbps                                                                                                              |     | 100    |     | μs    | 13           |
| Data-to-Line Silence<br>Response Time               |                                 | K28.5 data pattern at 10Gbps                                                                                                              |     | 100    |     | μs    | 13           |

### NOTES:

- 6. After channel loss, differential amplitudes at ISL36411 inputs must meet the input voltage range specified in "Absolute Maximum Ratings" on page 4.
- 7. Maximum Reflection Coefficient given by equation SDDXX(dB) =  $-12 + 2*\sqrt{(f)}$ , with f in GHz. Established by characterization and not production tested.
- 8. Maximum Reflection Coefficient given by equation SDDXX(dB)= -6.3+13Log10(f/5.5), with f in GHz. Established by characterization and not production tested.
- 9. Reflection Coefficient given by equation SCCXX(dB) < -7 + 1.6\*f, with f in GHz. Established by characterization and not production tested.
- 10. Output residual jitter is the difference between the total jitter at the lane extender output and the total jitter of the transmitted signal (as measured at the input to the channel). Total jitter (TJ) is DJ<sub>PP</sub> + 14.1 x RJ<sub>RMS</sub>.
- 11. Measured using a PRBS 2<sup>7</sup>-1 pattern. Deterministic jitter at the input to the lane extender is due to frequency-dependent, media-induced loss only.
- 12. Rise and fall times measured using a 1GHz clock with a 20ps edge rate.
- 13. For active data mode, cable input amplitude is 300mV<sub>P-P</sub> (differential) or greater. For line silence mode, cable input amplitude is 20mV<sub>P-P</sub> (differential) or less. Established by characterization and not production tested.
- 14. Limits established by characterization and are not production tested.

# **Typical Performance Characteristics**

Performance is measured using the test setup illustrated in Figure 1. The signal from the pattern generator is launched into the twin-ax cable using an SMA adapter card. The chip evaluation board is connected to the output of the cable through another adapter card. The ISL36411 output signal is then visualized on a scope to determine signal integrity parameters such as jitter.



FIGURE 1. DEVICE CHARACTERIZATION SET UP



FIGURE 2. ISL36411 10.3125Gb/s OUTPUT FOR A 10M 28AWG CABLE



FIGURE 3. FUNCTIONAL DIAGRAM OF A SINGLE CHANNEL WITHIN THE ISL36411

# Operation

The ISL36411 is an advanced quad lane-extender for high-speed interconnects. A functional diagram of one of the four channels in the ISL36411 is shown in Figure 3. In addition to a robust equalization filter to compensate for channel loss and restore signal fidelity, the ISL36411 contains unique integrated features to preserve special signaling protocols typically broken by other equalizers. The signal detect function is used to mute the channel output when the equalized signal falls below the level determined by the Detection Threshold (DT) pin voltage. This function is intended to preserve periods of line silence ("quiescent state" in InfiniBand contexts). Furthermore, the output of the signal detect / DT comparator is used as a loss of signal (LOS) indicator to indicate the absence of a received signal.

As illustrated in Figure 3, the core of each high-speed signal path in the ISL36411 is a sophisticated equalizer followed by a limiting amplifier. The equalizer compensates for skin loss, dielectric loss, and impedance discontinuities in the transmission channel. Each equalizer is followed by a limiting amplification stage that provides a clean output signal with full amplitude swing and fast rise-fall times for reliable signal decoding in a subsequent receiver.

### **Adjustable Equalization Boost**

Each channel in the ISL36411 features a settable (in pairs) equalizer for custom signal restoration. The flexibility of this adjustable compensation architecture enables signal fidelity to be optimized on a channel-by-channel basis, providing support for a wide variety of channel characteristics and data rates ranging from 2.5Gbps to 11.1Gbps. Because the boost level is externally set rather than internally adapted, the ISL36411 provides reliable communication from the very first bit transmitted. There is no time needed for adaptation and control loop convergence. Furthermore, there are no pathological data pat-terns that will cause the ISL36411 to move to an incorrect boost level.

### **Control Pin Boost Setting**

The connectivity of the CP pins is used to determine the boost level of each pair of channels. CP1 controls the boost of channels 1 and 2, CP2 controls the boosts of channels 3 and 4. Table 1 defines the mapping from the 2-bit CP word to the 8 possible boost levels.

TABLE 1. MAPPING BETWEEN BOOST LEVEL AND CP-PIN CONNECTIVITY

| СРА   | СРВ   | BOOST LEVEL |
|-------|-------|-------------|
| Float | Float | 0           |
| Float | GND   | 1           |
| GND   | VDD   | 2           |
| Float | VDD   | 3           |
| VDD   | Float | 4           |
| GND   | Float | 5           |
| GND   | GND   | 6           |
| VDD   | GND   | 7           |
| VDD   | VDD   | 8           |

### **ISL36411 CML Input and Output Buffers**

The input and output buffers for the high-speed data channels in the ISL36411 are implemented using CML (shown in Figures 4 and 5).



FIGURE 4. CML INPUT EQUIVALENT CIRCUIT



FIGURE 5. CML OUTPUT EQUIVALENT CIRCUIT

### LINE SILENCE/QUIESCENT MODE

Line silence is commonly broken by the limiting amplification in other equalizers. This disruption can be detrimental in many systems that rely on line silence as part of the protocol. The ISL36411 contains special lane management capabilities to detect and preserve periods of line silence while still providing the fidelity-enhancing benefits of limiting amplification during active data transmission. Line silence is detected by measuring the amplitude of the equalized signal and comparing that to a threshold set by the voltage at the DT pin. When the amplitude falls below the threshold, the output driver stages are muted and held at their nominal common mode voltage<sup>1</sup>.

### **LOS Bar Indicator**

Pins LOSB[k] are used to output the state of the muting circuitry to serve as a loss of signal indicator for channel k. This signal is directly derived from the muting signal off the DT-threshold signal detector output. The LOS signal goes LOW when the power signal is below the DT threshold and HIGH when the power goes above the DT threshold. This feature is meant to be used in optical systems (e.g. QSFP) where there are no quiescent or electrical-idle states. In these cases, the DT threshold is used to determine the sensitivity of the LOS indicator.

### **Detection Thereshold (DT) Pin Functionality**

The ISL36411 is capable of maintaining periods of line silence by monitoring the channel for loss of signal (LOS) conditions and subsequently muting the output driver when such a condition is detected. A reference voltage applied to the detection threshold (DT) pins is used to set the LOS threshold of the internal signal detection circuitry (one pin for a pair of channels). The DT voltage is set with an external pull-up resistor, RDT. For typical applications, a  $15 k\Omega$  resistor is recommended for channels with loss greater than 12dB at 5GHz, and a  $0.9 k\Omega$  resistor is recommended for lower loss channels. Other values of the resistor may also be applicable; therefore DT settings should be verified on an application-specific basis.

### **PCB Layout Considerations**

Because of the high speed of the ISL36411 signals, careful PCB layout is critical to maximize performance. The following guidelines should be adhered to as closely as possible:

- All high speed differential pair traces should have a characteristic impedance of  $50\Omega$  with respect to ground plane and  $100\Omega$  with respect to each other.
- Avoid using vias for high speed traces as this will create discontinuity in the traces' characteristic impedance.
- Input and output traces need to have DC blocking capacitors (100nF). Capacitors should be placed as close to the chip as possible.
- For each differential pair, the positive trace and the negative trace need to be of the same length in order to avoid intra-pair skew. A Serpentine technique may be used to match trace lengths.
- Maintain a constant solid ground plane underneath the high-speed differential traces.
- Each VDD pin should be connected to 1.2V and also bypassed to ground through a 10nF and a 100pF capacitor in parallel. Minimize the trace length and avoid vias between the VDD pin and the bypass capacitors in order to maximize the power supply noise rejection.
- If 4 channels of the device are set to the same boost, then the quantity of CP resistors can be reduced by tying both CP pins together.

<sup>1.</sup> The output common mode voltage remains constant during both active data transmission and output muting modes

# **Application Information**

Typical application schematic for ISL36411 is shown in Figure 6.



- 15. See "Control Pin Boost Setting" on page 7 for information on how to connect the CP pins.
- 16. See "Detection Thereshold (DT) Pin Functionality" on page 8 for details on DT pin operation.

FIGURE 6. TYPICAL APPLICATION REFERENCE SCHEMATIC FOR ISL36411

### About Q:ACTIVE® Technology

Intersil has long realized that to enable the complex server clusters of next generation datacenters, it is critical to manage the signal integrity issues of electrical interconnects. To address this, Intersil has developed its groundbreaking Q:ACTIVE® product line. By integrating its analog ICs inside cabling interconnects, Intersil is able to achieve unsurpassed improvements in reach, power consumption, latency, and cable gauge size as well as increased airflow in tomorrow's datacenters. This new technology transforms passive cabling into intelligent "roadways" that yield lower operating expenses and capital expenditures for the expanding datacenter.

Intersil Lane Extenders allow greater reach over existing cabling while reducing the need for thicker cables. This significantly reduces cable weight and clutter, increases airflow, and improves power consumption.

# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE    | REVISION | CHANGE                                                                                        |
|---------|----------|-----------------------------------------------------------------------------------------------|
| 3/16/10 | FN6965.1 | page 4 • Control pin characteristics: VOL: delete typical "0"                                 |
|         |          | • Input current: max 200, typ 100                                                             |
|         |          | page 5 • Output res jitter: 0.35                                                              |
|         |          | In Entries from Lane-to-Lane Skew all the way down, all the numbers should move to typ column |
|         |          | Added High-Speed pins to ESD Ratings as follows to Abs Max Ratings:                           |
|         |          | ESD Ratings                                                                                   |
|         |          | Human Body Model                                                                              |
|         |          | High-Speed Pins 1.5kV                                                                         |
|         |          | All Other Pins 2kV                                                                            |
|         |          | Removed board footprint from page 10 due to information covered in outline drawing.           |
| 2/8/10  | FN6965.0 | Initial Release                                                                               |

### **Products**

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <a href="www.intersil.com/products">www.intersil.com/products</a> for a complete list of Intersil product families.

\*For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL36411

To report errors or suggestions for this datasheet, please go to www.intersil.com/askourstaff

FITs are available from our website at <a href="http://rel.intersil.com/reports/search.php">http://rel.intersil.com/reports/search.php</a>

For additional products, see www.intersil.com/product tree

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

int<u>ersil</u> March 25, 2010

FN6965.1

# **Package Outline Drawing**

L46.4x7
46 LEAD THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE (TQFN)
Rev 0, 9/09





**BOTTOM VIEW** 







12

### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm$  0.05
- Dimension applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.

FN6965.1 March 25, 2010