# 3.3V ECL ÷2, ÷4/6 Clock Generation Chip

#### Description

The MC100LVEL38 is a low skew ÷2, ÷4/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The device can be driven by either a differential or single-ended input signal.

The common enable  $(\overline{EN})$  is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.

The Phase\_Out output will go HIGH for one clock cycle whenever the ÷2 and the ÷4/6 outputs are both transitioning from a LOW to a HIGH. This output allows for clock synchronization within the system.

Upon startup, the internal flip-flops will attain a random state; therefore, for systems which utilize multiple LVEL38s, the master reset (MR) input must be asserted to ensure synchronization. For systems which only use one LVEL38, the MR pin need not be exercised as the internal divider design ensures synchronization between the  $\div 2$  and the  $\div 4/6$  outputs of a single device.

The  $V_{BB}$  pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to  $V_{BB}$  as a switching reference voltage.  $V_{BB}$  may also rebias AC coupled inputs. When used, decouple  $V_{BB}$  and  $V_{CC}$  via a  $0.01~\mu F$  capacitor and limit current sourcing or sinking to 0.5~mA. When not used,  $V_{BB}$  should be left open.

#### **Features**

- 50 ps Maximum Output-to-Output Skew
- Synchronous Enable/Disable
- Master Reset for Synchronization
- ESD Protection: >2 kV Human Body Model
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range:
   V<sub>CC</sub> = 3.0 V to 3.8 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range:
   V<sub>CC</sub> = 0 V with V<sub>EE</sub> = −3.0 V to −3.8 V
- Internal Input 75 kΩ Pulldown Resistors
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



#### ON Semiconductor®

http://onsemi.com



SO-20 WB DW SUFFIX CASE 751D

#### MARKING DIAGRAM\*



A = Assembly Location

WL = Wafer Lot
 YY = Year
 WW = Work Week
 G = Pb-Free Package

\*For additional marking information, refer to Application Note AND8002/D.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

• Moisture Sensitivity Pb = Level 1

Pb-Free = Level 3

For Additional Information, see Application Note AND8003/D

- Flammability Rating: UL 94 V-0 @ 0.125 in, Oxygen Index: 28 to 34
- Transistor Count = 388 devices
- Pb-Free Packages are Available\*



Figure 1. Pinout: 20-Lead SOIC (Top View)

Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.



Figure 2. Logic Diagram

**Table 1. PIN DESCRIPTION** 

| Pin                                          | Function                           |
|----------------------------------------------|------------------------------------|
| CLK, CLK                                     | ECL Diff Clock Inputs              |
| $Q_0, Q_{1;} \overline{Q_0}, \overline{Q_1}$ | ECL Diff ÷2 Outputs                |
| $Q_2, Q_{3;} \overline{Q_2}, \overline{Q_3}$ | ECL Diff ÷4/6 Outputs              |
| EN                                           | ECL Sync Enable Input              |
| MR                                           | ECL Master Reset Input             |
| DIVSEL                                       | ECL Frequency Select Input         |
| Phase_Out, Phase_Out                         | ECL Phase Sync Diff. Signal Output |
| $V_{BB}$                                     | Reference Voltage Output           |
| V <sub>CC</sub>                              | Positive Supply                    |
| V <sub>EE</sub>                              | Negative Supply                    |

**Table 2. FUNCTION TABLE** 

| CLK          | EN     | MR     | Function                                                                                    |
|--------------|--------|--------|---------------------------------------------------------------------------------------------|
| Z<br>ZZ<br>X | Х<br>Н | L<br>H | $\begin{array}{c} \text{Divide} \\ \text{Hold Q}_{0-3} \\ \text{Reset Q}_{0-3} \end{array}$ |

Z = Low-to-High Transition ZZ = High-to-Low Transition X = Don't Care

DVSEL Q<sub>2</sub>, Q<sub>3</sub> OUTPUTS

L Divide by 4
H Divide by 6



Figure 3. Timing Diagrams

**Table 3. MAXIMUM RATINGS** 

| Symbol            | Parameter                                          | Condition 1                                    | Condition 2                                                           | Rating            | Unit     |
|-------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------------|----------|
| V <sub>CC</sub>   | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                       | 8 to 0            | ٧        |
| V <sub>EE</sub>   | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                                                       | -8 to 0           | V        |
| VI                | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6 to 0<br>-6 to 0 | V<br>V   |
| l <sub>out</sub>  | Output Current                                     | Continuous<br>Surge                            |                                                                       | 50<br>100         | mA<br>mA |
| I <sub>BB</sub>   | V <sub>BB</sub> Sink/Source                        |                                                |                                                                       | ± 0.5             | mA       |
| T <sub>A</sub>    | Operating Temperature Range                        |                                                |                                                                       | -40 to +85        | °C       |
| T <sub>stg</sub>  | Storage Temperature Range                          |                                                |                                                                       | -65 to +150       | °C       |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | SOIC-20<br>SOIC-20                                                    | 90<br>60          | °C/W     |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | SOIC-20                                                               | 30 to 35          | °C/W     |
| T <sub>sol</sub>  | Wave Solder Pb Pb-Free                             | <2 to 3 sec @ 248°C<br><2 to 3 sec @ 260°C     |                                                                       | 265<br>265        | °C       |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

Table 4. LVPECL DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0.0 V (Note 1)

|                    |                                                                 |      | -40°C |      | 25°C |      | 85°C |      |      |      |      |
|--------------------|-----------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol             | Characteristic                                                  | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub>    | Power Supply Current                                            |      | 50    | 60   |      | 50   | 60   |      | 54   | 65   | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 2)                                    | 2215 | 2295  | 2420 | 2275 | 2345 | 2420 | 2275 | 2345 | 2420 | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 2)                                     | 1470 | 1605  | 1745 | 1490 | 1595 | 1680 | 1490 | 1595 | 1680 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                               | 2135 |       | 2420 | 2135 |      | 2420 | 2135 |      | 2420 | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)                                | 1490 |       | 1825 | 1490 |      | 1825 | 1490 |      | 1825 | mV   |
| V <sub>BB</sub>    | Output Voltage Reference                                        | 1.92 |       | 2.04 | 1.92 |      | 2.04 | 1.92 |      | 2.04 | V    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 6) | 1.65 |       | 2.75 | 1.65 |      | 2.75 | 1.65 |      | 2.75 | V    |
| I <sub>IH</sub>    | Input HIGH Current                                              |      |       | 150  |      |      | 150  |      |      | 150  | μΑ   |
| I <sub>IL</sub>    | Input LOW Current                                               | 0.5  |       |      | 0.5  |      |      | 0.5  |      |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary  $\pm 0.3$  V.
- 2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  2.0 V.
- V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.
   Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP Min</sub> and 1.0 V.

Table 5. LVNECL DC CHARACTERISTICS  $V_{CC} = 0.0 \text{ V}$ ;  $V_{EE} = -3.3 \text{ V}$  (Note 4)

|                    |                                                                 | -40°C |       |       | 25°C  |       |       |       |       |       |      |
|--------------------|-----------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol             | Characteristic                                                  | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub>    | Power Supply Current                                            |       | 50    | 60    |       | 50    | 60    |       | 54    | 65    | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 5)                                    | -1085 | -1005 | -880  | -1025 | -955  | -880  | -1025 | -955  | -880  | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 5)                                     | -1830 | -1695 | -1555 | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended)                               | -1165 |       | -880  | -1165 |       | -880  | -1165 |       | -880  | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended)                                | -1810 |       | -1475 | -1810 |       | -1475 | -1810 |       | -1475 | mV   |
| V <sub>BB</sub>    | Output Voltage Reference                                        | -1.38 |       | -1.26 | -1.38 |       | -1.26 | -1.38 |       | -1.26 | V    |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 6) | -1.65 |       | -0.55 | -1.65 |       | -0.55 | -1.65 |       | -0.55 | V    |
| I <sub>IH</sub>    | Input HIGH Current                                              |       |       | 150   |       |       | 150   |       |       | 150   | μΑ   |
| I <sub>IL</sub>    | Input LOW Current                                               | 0.5   |       |       | 0.5   |       |       | 0.5   |       |       | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 4. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary  $\pm 0.3$  V.
- 5. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  2.0 V.
- 6.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ , max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between  $V_{PP\ Min}$  and 1.0 V.

Table 6. AC CHARACTERISTICS  $V_{CC} = 3.3 \text{ V}$ ;  $V_{EE} = 0.0 \text{ V}$  or  $V_{CC} = 0.0 \text{ V}$ ;  $V_{EE} = -3.3 \text{ V}$  (Note 7)

|                                 |                                                                                                                                                     | -40°C                           |             |                                     | 25°C                            |             | 85°C                                |                                 |             |                                     |      |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------|-------------------------------------|---------------------------------|-------------|-------------------------------------|---------------------------------|-------------|-------------------------------------|------|
| Symbol                          | Characteristic                                                                                                                                      | Min                             | Тур         | Max                                 | Min                             | Тур         | Max                                 | Min                             | Тур         | Max                                 | Unit |
| fmax                            | Maximum Toggle Frequency (Figure 4) Divide by 2 Divide by 4, Divide by 6                                                                            | 1.0<br>0.8                      | 1.2<br>0.82 |                                     | 1.0<br>0.8                      | 1.2<br>0.82 |                                     | 1.0<br>0.8                      | 1.2<br>0.82 |                                     | GHz  |
| tplH<br>tpHL                    | Propagation Delay to Output CLK to Q (Differential) CLK to Q (Single-Ended) CLK to Phase_Out (Differential) CLK to Phase_Out (Single-Ended) MR to.Q | 810<br>710<br>800<br>750<br>510 |             | 1010<br>1010<br>1000<br>1050<br>810 | 850<br>750<br>840<br>790<br>540 |             | 1050<br>1050<br>1040<br>1090<br>840 | 900<br>800<br>890<br>840<br>570 |             | 1100<br>1100<br>1090<br>1140<br>870 | ps   |
| t <sub>SKEW</sub>               | Within-Device Skew (Note 8) Q <sub>0</sub> – Q <sub>3</sub> All                                                                                     |                                 |             | 50<br>75                            |                                 |             | 50<br>75                            |                                 |             | 50<br>75                            | ps   |
|                                 | Part-to-Part Q <sub>0</sub> – Q <sub>3</sub> (Differential) All                                                                                     |                                 |             | 200<br>240                          |                                 |             | 200<br>240                          |                                 |             | 200<br>240                          |      |
| t <sub>S</sub>                  | Setup Time EN to CLK DIVSEL to CLK                                                                                                                  | 150                             |             |                                     | 150                             |             |                                     | 150                             |             |                                     | ps   |
| t <sub>H</sub>                  | Hold Time CLK to EN CLK to Div_Sel                                                                                                                  | 150<br>200                      |             |                                     | 150<br>200                      |             |                                     | 150<br>200                      |             |                                     | ps   |
| V <sub>PP</sub>                 | Input Swing (Note 9) CLK                                                                                                                            | 250                             |             | 1000                                | 250                             |             | 1000                                | 250                             |             | 1000                                | mV   |
| t <sub>RR</sub>                 | Reset Recovery Time                                                                                                                                 |                                 |             | 100                                 |                                 |             | 100                                 |                                 |             | 100                                 | ps   |
| t <sub>PW</sub>                 | Minimum Pulse Width CLK MR                                                                                                                          | 800<br>700                      |             |                                     | 800<br>700                      |             |                                     | 800<br>700                      |             |                                     | ps   |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Times Q (20% - 80%)                                                                                                                | 280                             |             | 550                                 | 280                             |             | 550                                 | 280                             |             | 550                                 | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 7.  $V_{EE}$  can vary  $\pm 0.3$  V.
- 8. Skew is measured between outputs under identical transitions.
- 9. V<sub>PP</sub>(min) is minimum input swing for which AC parameters are guaranteed. The device will function reliably with differential inputs down to 100 mV.



Figure 4. Fmax: Voutpp vs Input Frequency per DIV2/4/6



Figure 5. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

#### **ORDERING INFORMATION**

| Device           | Package              | Package <sup>†</sup> |
|------------------|----------------------|----------------------|
| MC100LVEL38DW    | SOIC-20              | 38 Units / Rail      |
| MC100LVEL38DWG   | SOIC-20<br>(Pb-Free) | 38 Units / Rail      |
| MC100LVEL38DWR2  | SOIC-20              | 1000 / Tape & Reel   |
| MC100LVEL38DWR2G | SOIC-20<br>(Pb-Free) | 1000 / Tape & Reel   |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AN1672/D - The ECL Translator Guide

AND8001/D - Odd Number Counters Design

AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

#### PACKAGE DIMENSIONS

**SO-20 WB DW SUFFIX** CASE 751D-05 **ISSUE G** 



#### NOTES

- 1. DIMENSIONS ARE IN MILLIMETERS.
  2. INTERPRET DIMENSIONS AND TOLERANCES
  PER ASME Y14.5M, 1994.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. DIMENSION B DOES NOT INCLUDE DAMBAR
- PROTRUSION. ALLOWABLE PROTRUSION
  SHALL BE 0.13 TOTAL IN EXCESS OF B
  DIMENSION AT MAXIMUM MATERIAL
  CONDITION.

|     | MILLIMETERS |       |  |  |  |  |  |  |  |
|-----|-------------|-------|--|--|--|--|--|--|--|
|     |             |       |  |  |  |  |  |  |  |
| DIM | MIN         | MAX   |  |  |  |  |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |  |  |  |  |
| В   | 0.35        | 0.49  |  |  |  |  |  |  |  |
| С   | 0.23        | 0.32  |  |  |  |  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |  |  |  |  |
| Е   | 7.40        | 7.60  |  |  |  |  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |  |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |  |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |  |  |  |  |
| θ   | 0 °         | 7 °   |  |  |  |  |  |  |  |

ECLinPS are registered trademarks of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative