# **3.3V, Crystal to 100 MHz Quad HCSL/LVDS PCIe Clock Generator**

The NB3N51054 is a precision, low phase noise clock generator that supports PCI Express requirements. The device accepts a 25 MHz fundamental mode parallel resonant crystal or a 25 MHz reference clock signal and generates four differential HCSL/LVDS outputs (See Figure 7 for LVDS interface) at 100 MHz clock frequency with maximum skew of 40 ps. Through I<sup>2</sup>C interface, NB3N51054 provides selectable spread spectrum options of -0.35% and -0.5% for applications demanding low Electromagnetic Interface (EMI) as well as optimum performance with no spread option. The I<sup>2</sup>C interface further enables control of each output and they can be enabled/ disabled individually.

#### Features

- Uses 25 MHz Fundamental Crystal or Reference Clock Input
- Four Low Skew HCSL or LVDS Outputs
- I<sup>2</sup>C Support with Read Back Capability
- Spread of -0.35%, -0.5% and No Spread
- Individual Output Enable/Disable Control through I<sup>2</sup>C
- PCIe Gen 1, Gen 2, Gen 3 Compliant
- Typical Phase Jitter @ 100 MHz (Integrated 12 kHz to 20 MHz): 0.5 ps
- Typical Cycle–Cycle Jitter @ 100 MHz (10k cycles): 20 ps
- Phase Noise @ 100 MHz:

| Offset  | Noise Power |
|---------|-------------|
| 100 Hz  | -104 dBc/Hz |
| 1 kHz   | -121 dBc/Hz |
| 10 kHz  | -131 dBc/Hz |
| 100 kHz | -136 dBc/Hz |
| 1 MHz   | -140 dBc/Hz |
| 10 MHz  | -155 dBc/Hz |

- Operating Power Supply:  $3.3 V \pm 5\%$
- Industrial Temperature Range: -40°C to 85°C
- Functionally Compatible with ICS841S104I with enhanced performance
- These are Pb–Free Devices

# Application

Networking Consumer Computing and Peripherals Industrial Equipment PCIe Clock Generation Gen 1, Gen 2 and Gen 3



# **ON Semiconductor®**

http://onsemi.com



#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 14 of this data sheet.

#### **End Products**

Switch and Router Set Top Box, LCD TV Servers, Desktop Computers Automated Test Equipment

#### **BLOCK DIAGRAM**



Figure 1. Block Diagram

1**0** CLK2 CLK3 24 CLK2 CLK3 23 2 GND 3 22 V<sub>DD</sub> SDATA 4 21 SCLK CLK1 5 20 6 19 🕽 хоит CLK0 XIN/CLKIN 18 7 CLK0 17 8 GND 16 GND 9 NC 15 V<sub>DD</sub> 10 GND 11 14 V<sub>DD</sub> GND IREF 12 13





#### Table 1. PIN DESCRIPTION

| Pin # | Pin Name        | Туре                   | Description                                                                                                          |  |
|-------|-----------------|------------------------|----------------------------------------------------------------------------------------------------------------------|--|
| 1     | CLK2            | HCSL or LVDS<br>output | Noninverted clock output. (For LVDS levels see Figure 4)                                                             |  |
| 2     | CLK2            | HCSL or LVDS<br>output | Inverted clock output. (For LVDS levels see Figure 4)                                                                |  |
| 3     | GND             | Ground                 | Power supply ground 0 V. This pin provides GND return path for the device.                                           |  |
| 4     | V <sub>DD</sub> | Power                  | Positive supply voltage pin connected to +3.3 V typical supply voltage.                                              |  |
| 5     | CLK1            | HCSL or LVDS<br>output | Noninverted clock output. (For LVDS levels see Figure 4)                                                             |  |
| 6     | CLK1            | HCSL or LVDS<br>output | Inverted clock output. (For LVDS levels see Figure 4)                                                                |  |
| 7     | CLK0            | HCSL or LVDS<br>output | Noninverted clock output. (For LVDS levels see Figure 4)                                                             |  |
| 8     | CLKO            | HCSL or LVDS<br>output | Inverted clock output. (For LVDS levels see Figure 4)                                                                |  |
| 9     | GND             | Ground                 | Power supply ground 0 V. This pin provides GND return path for the device.                                           |  |
| 10    | V <sub>DD</sub> | Power                  | Positive supply voltage pin connected to +3.3 V typical supply voltage.                                              |  |
| 11    | GND             | Ground                 | Power supply ground 0 V. This pin provides GND return path for the device.                                           |  |
| 12    | IREF            | Output                 | Output current reference pin. Connect to precision resistor (typical 475 $\Omega)$ to set internal current reference |  |
| 13    | GND             | Ground                 | Power supply ground 0 V. This pin provides GND return path for the device.                                           |  |
| 14    | V <sub>DD</sub> | Power                  | Positive supply voltage pin connected to +3.3 V typical supply voltage.                                              |  |
| 15    | NC              | NC                     | No Connect                                                                                                           |  |
| 16    | GND             | Ground                 | Power supply ground 0 V. This pin provides GND return path for the device.                                           |  |
| 17    | V <sub>DD</sub> | Power                  | Positive supply voltage pin connected to +3.3 V typical supply voltage.                                              |  |
| 18    | XIN / CLKIN     | Input                  | Crystal or Clock input. Connect to 25 MHz crystal OR 25 MHz single–ended reference clock input.                      |  |
| 19    | XOUT            | Input                  | Crystal input. Connect to 25 MHz crystal or float this pin while using reference clock.                              |  |
| 20    | SDATA           | Input/ Output          | I <sup>2</sup> C compatible data. Internal pull-up resistors                                                         |  |
| 21    | SCLK            | Input                  | I <sup>2</sup> C compatible clock. Internal pull-up resistors                                                        |  |
| 22    | V <sub>DD</sub> | Power                  | Positive supply voltage pin connected to +3.3 V typical supply voltage.                                              |  |
| 23    | CLK3            | HCSL or LVDS<br>output | Noninverted clock output. (For LVDS levels see Figure 4)                                                             |  |
| 24    | CLK3            | HCSL or LVDS<br>output | Inverted clock output. (For LVDS levels see Figure 4)                                                                |  |

#### **Recommended Crystal Parameters**

| Crystal                      | Fundamental AT-Cut |
|------------------------------|--------------------|
| Frequency                    | 25 MHz             |
| Load Capacitance             | 16–20 pF           |
| Shunt Capacitance, C0        | 7 pF Max           |
| Equivalent Series Resistance | 50 $\Omega$ Max    |
| Initial Accuracy at 25 °C    | ±20 ppm            |
| Temperature Stability        | ±30 ppm            |
| Aging                        | ±20 ppm            |

#### Serial Data Interface

To enhance the flexibility and function of the clock synthesizer, a two-signal  $I^2C$  serial interface is provided. All the clock outputs can be individually enabled or disabled in a glitch free manner though this serial data interface. In addition, spread spectrum can be enabled for -0.35% or -0.5% down spread or no spread option can be selected though this interface. The registers associated with the serial interface initialize to their default settings upon power-up.

#### Data Protocol

The clock driver serial protocol accepts byte write, byte read, block write and block read operations from the controller. For block write/read operation, the bytes must be accessed in sequential order from lowest to highest byte (most significant bit first) with the ability to stop after any complete byte has been transferred. For byte write and byte read operations, the system controller can access individually indexed bytes. The offset of the indexed byte is encoded in the command code, as described in Table 2 below.

#### Table 2. COMMAND CODE DEFINITION

| Bit   | Description                                                                                                                  |
|-------|------------------------------------------------------------------------------------------------------------------------------|
| 7     | 0 = Block read or Block write operation, 1= Byte read or byte write operation                                                |
| (6:0) | Byte offset for byte read or byte write operation. For Block read or Block write operations, these bits should be '0000000'. |

The block write and block read protocol is outlined in Table 3, while Table 4 outlines the corresponding byte write and byte read protocol. The slave receiver address is 11010010 (D2h).

#### **Block Write Protocol Block Read Protocol** Bit Description Bit Description 1 Start 1 Start Slave address - 7 bits Slave address - 7 bits 2:8 2:8 9 Write = 09 Write = 010 Acknowledge from slave 10 Acknowledge from slave 11:18 Command code - 8 bit 11:18 Command code - 8 bit '00000000' stands for block operation '00000000' stands for block operation 19 Acknowledge from slave 19 Acknowledge from slave 20:27 Byte count - 8 bits 20 Repeat start 28 Acknowledge from slave 21:27 Slave address - 7 bits Read = 129:36 Data byte 0 - 8 bits 28 37 Acknowledge from slave 29 Acknowledge from slave 38:45 Data byte 1 - 8 bits 30:37 Byte count from slave - 8 bits 46 Acknowledge from slave 38 Acknowledge from master 39:46 Data byte from slave - 8 bits ... ..... Data byte (N-1) - 8 bits 47 Acknowledge from master ... Acknowledge from slave 48:55 Data byte from slave - 8 bits ... Data byte N - 8 bits 56 Acknowledge from master ... Acknowledge from slave Data byte N from slave - 8 bits Stop Not Acknowledge from master ... ... Stop

#### Table 3. BLOCK READ AND BLOCK WRITE PROTOCOL

# Table 4. BYTE READ AND BYTE WRITE PROTOCOL

|       | Byte Write Protocol                                                                                                                         |          | Byte Read Protocol                                                                                                                         |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit   | Description                                                                                                                                 | Bit      | Description                                                                                                                                |  |
| 1     | Start                                                                                                                                       | 1        | Start                                                                                                                                      |  |
| 2:8   | Slave addresses – 7 bits                                                                                                                    | 2:8      | Slave addresses – 7 bits                                                                                                                   |  |
| 9     | Write = 0                                                                                                                                   | 9        | Write = 0                                                                                                                                  |  |
| 10    | Acknowledge from slave                                                                                                                      | 10       | Acknowledge from slave                                                                                                                     |  |
| 11:18 | Command code – 8 bit<br>'10000000' stands for byte operation,<br>bits[1:0] command code represents the offset<br>of the byte to be accessed | 11:18    | Command code – 8 bit<br>'10000000' stands for byte operation<br>bits[1:0] command code represents the offset of the byte<br>to be accessed |  |
| 19    | Acknowledge from slave                                                                                                                      | 19       | Acknowledge from slave                                                                                                                     |  |
| 20:27 | Data byte from master – 8 bits                                                                                                              | 20       | Repeat start                                                                                                                               |  |
| 28    | Acknowledge from slave                                                                                                                      | 21:27    | Slave address – 7 bits                                                                                                                     |  |
| 29    | Stop                                                                                                                                        | 28       | Read = 1                                                                                                                                   |  |
|       |                                                                                                                                             | 29       | Acknowledge from slave                                                                                                                     |  |
|       |                                                                                                                                             | 30:37    | Data byte from slave – 8 bits                                                                                                              |  |
|       |                                                                                                                                             | 38<br>39 | Not Acknowledge from master stop                                                                                                           |  |

# CONTROL REGISTERS

# Table 5. BYTE 0: CONTROL REGISTER 0

| Bit | @Pup | Name     | Description                                            |
|-----|------|----------|--------------------------------------------------------|
| 7   | 0    | Reserved | Reserved                                               |
| 6   | 1    | CLK3_OE  | CLK3 Output Enable<br>0 = Disable (Hi–Z)<br>1 = Enable |
| 5   | 1    | CLK2_OE  | CLK2 Output Enable<br>0 = Disable (Hi–Z)<br>1 = Enable |
| 4   | 1    | CLK1_OE  | CLK1 Output Enable<br>0 = Disable (Hi–Z)<br>1 = Enable |
| 3   | 1    | CLK0_OE  | CLK0 Output Enable<br>0 = Disable (Hi–Z)<br>1 = Enable |
| 2   | 1    | Reserved | Reserved                                               |
| 1   | 0    | Reserved | Reserved                                               |
| 0   | 0    | Reserved | Reserved                                               |

# Table 6. BYTE 1: CONTROLLER REGISTER 1

| Bit | @Pup | Name     | Description |
|-----|------|----------|-------------|
| 7   | 0    | Reserved | Reserved    |
| 6   | 0    | Reserved | Reserved    |
| 5   | 0    | Reserved | Reserved    |
| 4   | 0    | Reserved | Reserved    |
| 3   | 0    | Reserved | Reserved    |
| 2   | 0    | Reserved | Reserved    |
| 1   | 0    | Reserved | Reserved    |
| 0   | 0    | Reserved | Reserved    |

#### Table 7. BYTE 2: CONTROLLER REGISTER 2

| Bit | @Pup | Name     | Description                                                |
|-----|------|----------|------------------------------------------------------------|
| 7   | 1    | SS_SEL   | Spread Spectrum Selection<br>0 = -0.35%, $1 = -0.5%$       |
| 6   | 1    | Reserved | Reserved                                                   |
| 5   | 1    | Reserved | Reserved                                                   |
| 4   | 0    | Reserved | Reserved                                                   |
| 3   | 1    | Reserved | Reserved                                                   |
| 2   | 0    | SS_EN    | Spread Spectrum Enable<br>0 = Spread Off,<br>1 = Spread On |
| 1   | 1    | Reserved | Reserved                                                   |
| 0   | 0    | Reserved | Reserved                                                   |

#### Table 8. BYTE 3: CONTROLLER REGISTER 3

| Bit | @Pup | Name     | Description |
|-----|------|----------|-------------|
| 7   | 0    | Reserved | Reserved    |
| 6   | 0    | Reserved | Reserved    |
| 5   | 0    | Reserved | Reserved    |
| 4   | 0    | Reserved | Reserved    |
| 3   | 0    | Reserved | Reserved    |
| 2   | 0    | Reserved | Reserved    |
| 1   | 0    | Reserved | Reserved    |
| 0   | 0    | Reserved | Reserved    |

# Table 9. BYTE 4: CONTROLLER REGISTER 4

| Bit | @Pup | Name     | Description |
|-----|------|----------|-------------|
| 7   | 0    | Reserved | Reserved    |
| 6   | 0    | Reserved | Reserved    |
| 5   | 0    | Reserved | Reserved    |
| 4   | 0    | Reserved | Reserved    |
| 3   | 0    | Reserved | Reserved    |
| 2   | 0    | Reserved | Reserved    |
| 1   | 0    | Reserved | Reserved    |
| 0   | 0    | Reserved | Reserved    |

#### Table 10. BYTE 5: CONTROLLER REGISTER 5

| Bit | @Pup | Name     | Description |
|-----|------|----------|-------------|
| 7   | 0    | Reserved | Reserved    |
| 6   | 0    | Reserved | Reserved    |
| 5   | 0    | Reserved | Reserved    |
| 4   | 0    | Reserved | Reserved    |
| 3   | 0    | Reserved | Reserved    |
| 2   | 0    | Reserved | Reserved    |
| 1   | 0    | Reserved | Reserved    |
| 0   | 0    | Reserved | Reserved    |

### Table 11. BYTE 6: CONTROLLER REGISTER 6

| Bit | @Pup | Name      | Description |
|-----|------|-----------|-------------|
| 7   | 0    | TEST_SEL  | Reserved    |
| 6   | 0    | TEST_MODE | Reserved    |
| 5   | 0    | Reserved  | Reserved    |
| 4   | 1    | Reserved  | Reserved    |
| 3   | 0    | Reserved  | Reserved    |
| 2   | 0    | Reserved  | Reserved    |
| 1   | 1    | Reserved  | Reserved    |
| 0   | 1    | Reserved  | Reserved    |

#### Table 12. BYTE 7: CONTROLLER REGISTER 7

| Bit | @Pup | Name          | Description         |  |
|-----|------|---------------|---------------------|--|
| 7   | 0    | Rev Code [3]  | Revision Code (MSB) |  |
| 6   | 0    | Rev Code [2]  | Revision Code       |  |
| 5   | 0    | Rev Code [1]  | Revision Code       |  |
| 4   | 1    | Rev Code [0]  | Revision Code (LSB) |  |
| 3   | 1    | Vendor ID [3] | Vendor ID (MSB)     |  |
| 2   | 1    | Vendor ID [2] | Vendor ID           |  |
| 1   | 1    | Vendor ID [1] | Vendor ID           |  |
| 0   | 1    | Vendor ID [0] | Vendor ID (LSB)     |  |

#### Table 13. ATTRIBUTES

| Characterist                                           | Value                |  |  |  |  |
|--------------------------------------------------------|----------------------|--|--|--|--|
| Internal Pull-up Resistor (SCLK, SDAT                  | 50 kΩ                |  |  |  |  |
| ESD Protection                                         | 2 kV                 |  |  |  |  |
| Moisture Sensitivity, Indefinite Time Ou               | Level 1              |  |  |  |  |
| Flammability Rating                                    | UL 94 V–0 @ 0.125 in |  |  |  |  |
| Transistor Count                                       | 132,000              |  |  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                      |  |  |  |  |

1. For additional information, see Application Note AND8003/D.

#### Table 14. ABSOLUTE MAXIMUM RATING (Note 2)

| Symbol           | Parameter                                                            | Rating                            | Unit |
|------------------|----------------------------------------------------------------------|-----------------------------------|------|
| $V_{DD}$         | Positive power supply with respect to GND                            | +4.6                              | V    |
| VI               | Input Voltage with respect to device GND                             | –0.5 V to V <sub>DD</sub> + 0.5 V | V    |
| T <sub>A</sub>   | Operating Temperature Range                                          | -40 to +85                        | °C   |
| T <sub>STG</sub> | Storage temperature                                                  | -65 to +150                       | °C   |
| T <sub>SOL</sub> | Max. Soldering Temperature (10 sec)                                  | 265                               | °C   |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-ambient) 0 lfpm<br>(Note 3) 500 lfpm | 65<br>57                          | °C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-case)                                | 50                                | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

2. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and not valid simultaneously. If stress limits are exceeded device functional operation is not implied, damage may occur and reliability may be affected.

3. JEDEC standard multilayer board – 2S2P (2 signal, 2 power).

#### Table 15. DC ELECTRICAL CHARACTERISTICS (V<sub>DD</sub> = 3.3 V $\pm$ 5%, GND = 0 V, T<sub>A</sub> = -40°C to 85°C, Note 4)

| Symbol             | Parameter                                                                              | Min       | Тур | Max                   | Unit |
|--------------------|----------------------------------------------------------------------------------------|-----------|-----|-----------------------|------|
| V <sub>DD</sub>    | Power Supply Voltage                                                                   | 3.135     | 3.3 | 3.465                 | V    |
| I <sub>DD</sub>    | Power Supply Current, spread OFF, all outputs ON                                       |           | 125 | 130                   | mA   |
| I <sub>OFF</sub>   | Power Supply Current when all outputs are set OFF through I <sup>2</sup> C, spread OFF |           |     | 50                    | mA   |
| V <sub>IH</sub>    | Input HIGH Voltage (XIN/CLKIN)                                                         | 2.0       |     | V <sub>DD</sub> + 0.3 | V    |
| V <sub>IL</sub>    | Input LOW Voltage (XIN/CLKIN)                                                          | GND – 0.3 |     | 0.8                   | V    |
| I <sub>IH</sub>    | Input HIGH Current (SCLK/SDATA), $V_{DD} = V_{IN} = 3.465 V$                           |           |     | 10                    | μΑ   |
| Ι <sub>ΙL</sub>    | Input LOW Current (SCLK/SDATA), $V_{DD}$ = 3.465 V, $V_{IN}$ = 0 V                     | -150      |     |                       | μΑ   |
| V <sub>OH</sub>    | Output HIGH Voltage for HCSL Output (Note 5)                                           | 660       |     | 850                   | mV   |
| V <sub>OL</sub>    | Output LOW Voltage for HCSL Output (Note 5)                                            | -150      |     |                       | mV   |
| V <sub>CROSS</sub> | Crossing Voltage Magnitude (Absolute) for HCSL Output (Notes 5, 6, 7)                  | 250       |     | 550                   | mV   |
| $\Delta V_{CROSS}$ | Change in Magnitude of V <sub>CROSS</sub> for HCSL Output (Notes 5, 6, 8)              |           |     | 150                   | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

4. Measurement taken with outputs terminated with  $R_S = 33.2 \Omega$ ,  $R_L = 49.9 \Omega$ , with test load capacitance of 2 pF and current biasing resistor set at  $R_{REF} = 475 \Omega$ . See Figure 6. Guaranteed by characterization.

5. Measurement taken from single-ended waveform

6. Measured at crossing point where the instantaneous voltage value of the rising edge of CLKx+ equals the falling edge of CLKx-.

7. Refers to the total variation from the lowest crossing point to the highest, regardless of which edge is crossing. Refers to all crossing points for this measurement.

 Defined as the total variation of all crossing voltage of rising CLKx+ and falling CLKx-. This is maximum allowed variance in the V<sub>CROSS</sub> for any particular system.

| Symbol                           | Parameter                                                            | Conditions                                                                                                                     | Min  | Тур  | Max   | Unit   |
|----------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|-------|--------|
| f <sub>CLKIN</sub>               | Clock/ Crystal Input Frequency                                       |                                                                                                                                |      | 25   |       | MHz    |
| f <sub>CLKOUT</sub>              | Output Frequency                                                     |                                                                                                                                |      | 100  |       | MHz    |
| $\Phi_{\rm NOISE}$               | Phase Noise Performance                                              | @ 100 Hz offset from carrier                                                                                                   |      | -104 |       | dBc/Hz |
|                                  |                                                                      | @ 1 kHz offset from carrier                                                                                                    |      | -121 |       |        |
|                                  |                                                                      | @ 10 kHz offset from carrier                                                                                                   |      | -131 |       |        |
|                                  |                                                                      | @ 100 kHz offset from carrier                                                                                                  |      | -136 |       |        |
|                                  |                                                                      | @ 1 MHz offset from carrier                                                                                                    |      | -140 |       |        |
|                                  |                                                                      | @ 10 MHz offset from carrier                                                                                                   |      | -155 |       |        |
| t <sub>jit(φ)</sub>              | RMS Phase Jitter                                                     | RMS Phase Jitter, f <sub>CLKIN</sub> = 25 MHz<br>Crystal, f <sub>CLKOUT</sub> = 100 MHz,<br>Integration Range: 12 kHz – 20 MHz |      | 0.5  |       | ps     |
| t <sub>JITTER</sub>              | Peak Cycle-to-Cycle Jitter                                           | Measured over 10000 cycles                                                                                                     |      | 20   |       | ps     |
| t <sub>F</sub> / t <sub>R</sub>  | Rise / Fall Time                                                     | Measured differentially between<br>-150 mV to +150 mV                                                                          | 0.6  |      | 4.0   | V/ns   |
| $\Delta t_{\sf F}$ / $t_{\sf R}$ | Output Rise/ Fall Time Variation                                     | Measured Single-ended                                                                                                          |      |      | 125   | ps     |
| f <sub>MOD</sub>                 | Spread Spectrum Modulation Frequency                                 |                                                                                                                                | 30   | 31.5 | 33.33 | kHz    |
| SSC <sub>RED</sub>               | Spectral Reduction, 3 <sup>rd</sup> Harmonic                         | Measured with frequency spread of<br>-0.5%                                                                                     |      | -10  |       | dB     |
| V <sub>MAX</sub>                 | Absolute Maximum Voltage, measured single ended including undershoot |                                                                                                                                |      |      | 1150  | mV     |
| V <sub>MIN</sub>                 | Absolute Minimum Voltage, measured single ended including undershoot |                                                                                                                                | -300 |      |       | mV     |
| t <sub>SKEW</sub>                | Within device Output to Output Skew                                  | All outputs                                                                                                                    |      |      | 40    | ps     |
| t <sub>SPREAD</sub>              | Spread Spectrum Transition Time                                      | Stabilization Time After Spread<br>Spectrum Changes                                                                            |      |      | 50    | μS     |
| t <sub>DC</sub>                  | Output Clock Duty Cycle                                              | Measured at cross point                                                                                                        | 45   | 50   | 55    | %      |
| t <sub>PLL</sub>                 | PLL Lock Time                                                        |                                                                                                                                | 1    |      | 50    | ms     |
| t <sub>PU</sub>                  | Stabilization Time from Power-up                                     | V <sub>DD</sub> = 3.3 V                                                                                                        |      | 3.0  |       | ms     |

| Table 16. AC ELECTRICAL CHARACTERISTICS ( $V_{DD}$ = 3.3 V ± 5%, GND = 0 V, T <sub>A</sub> = -40°C to 85°C, Note 9) |
|---------------------------------------------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------------------------------------------|

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

9. Measurement taken from differential output on single–ended channel terminated with  $R_S = 33.2 \Omega$ ,  $R_L = 49.9 \Omega$ , with test load capacitance of 2 pF and current biasing resistor set at  $R_{REF} = 475 \Omega$ . See Figure 6. Guaranteed by characterization.

# Table 17. AC ELECTRICAL CHARACTERISTICS – PCI EXPRESS JITTER SPECIFICATIONS

 $V_{DD}$  = 3.3 V  $\pm$  5%,  $T_A$  =  $-40^\circ C$  to  $85^\circ C$ 

| Symbol                         | Parameter                                                                            | Test Condition                                                        | Spread<br>Condition | Min | Тур  | Max  | PCle<br>Industry<br>Spec | Unit |
|--------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------|-----|------|------|--------------------------|------|
| tj (PCIe Gen 1)                | Phase Jitter<br>Peak–to–Peak                                                         | f <sub>CLKIN</sub> = 25 MHz Crystal,<br>f <sub>CLKOUT</sub> = 100 MHz | SSOFF               |     | 10   | 20   | 86                       | ps   |
|                                | (Notes 11 and 14)<br>Input Evaluation Band:<br>0 Hz – Nyquist (clock<br>frequency/2) |                                                                       | SSON<br>(-0.5%)     |     | 19   | 28   |                          |      |
| tREFCLK_HF_RMS<br>(PCle Gen 2) |                                                                                      |                                                                       | SSOFF               |     | 1.0  | 1.8  | 3.1                      | ps   |
|                                |                                                                                      | Input High Band:<br>1.5 MHz – Nyquist (clock<br>frequency/2)          | SSON<br>(-0.5%)     |     | 1.1  | 1.9  |                          |      |
| tREFCLK_LF_RMS<br>(PCIe Gen 2) | Phase Jitter RMS<br>(Notes 12 and 14)                                                | f <sub>CLKIN</sub> = 25 MHz Crystal,                                  | SSOFF               |     | 0.1  | 0.15 | 3.0                      | ps   |
|                                |                                                                                      | f <sub>CLKOUT</sub> = 100 MHz<br>Input Low Band:<br>10 kHz – 1.5 MHz  | SSON<br>(-0.5%)     |     | 0.8  | 1.1  |                          |      |
|                                |                                                                                      | f <sub>CLKIN</sub> = 25 MHz Crystal,<br>f <sub>CLKOUT</sub> = 100 MHz | SSOFF               |     | 0.35 | 0.7  | 1.0                      | ps   |
|                                |                                                                                      | Input Evaluation Band: 0 Hz<br>Nyquist (clock frequency/2)            | SSON<br>(-0.5%)     |     | 0.55 | 0.8  |                          |      |

10. Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

11. Peak-to-Peak jitter after applying system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1 is 86 ps peak-to-peak for a sample size of 10<sup>6</sup> clock periods.

Pock to possible of our possible of the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and reporting the worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1 ps RMS for tREFCLK\_HF\_RMS (High Band) and 3.0 ps RMS for tREFCLK\_LF\_RMS (Low Band).

13. RMS jitter after applying system transfer function for the common clock architecture.

14. Measurement taken from differential output on single–ended channel terminated with  $R_S = 33.2 \Omega$ ,  $R_L = 49.9 \Omega$ , with test load capacitance of 2 pF and current biasing resistor set at  $R_{REF} = 475 \Omega$ . See Figure 6. This parameter is guaranteed by characterization. Not tested in production





Figure 3. Typical Phase Noise Plot at 100 MHz ( $f_{CLKIN} = 25$  MHz Crystal ,  $f_{CLKOUT} = 100$  MHz, RMS Phase Jitter = 424 fs for Integration Range of 12 kHz to 20 MHz, Output Termination = HCSL type)

#### **APPLICATION INFORMATION**

#### **Crystal Input Interface**

Figure 4 shows the NB3N51044 device crystal oscillator interface using a typical parallel resonant crystal. The device crystal connections should include pads for small capacitors from X1 to ground and from X2 to ground. These capacitors,  $C_1$  and  $C_2$ , need to consider the stray capacitances of the board and are used to match the nominally required crystal load capacitance  $C_L$ . A parallel crystal with loading capacitance  $C_L = 18$  pF would use  $C_1 = 26$  pF and  $C_2 = 26$  pF as nominal values, assuming approximately 2 pF of stray capacitance per trace and approximately 8 pF of internal capacitance.

 $C_L = (C_1 + C_{stray} + C_{in}) / 2; C_1 = C_2$ 

The frequency accuracy and duty cycle skew can be fine-tuned by adjusting the  $C_1$  and  $C_2$  values. For example, increasing the  $C_1$  and  $C_2$  values will reduce the operational frequency.



Figure 4. Crystal Interface Loading

#### **Power Supply Filter**

In order to isolate the NB3N51044 from system power supply, noise decoupling is required. The 10  $\mu$ F and a 0.1  $\mu$ F cap from supply pins to GND decoupling capacitor has to be connected between V<sub>DD</sub> (pins 3, 9, 11, 13 and 16) and GND (pins 4, 10, 14, 17 and 22). It is recommended to place

decoupling capacitors as close as possible to the device to minimize lead inductance.

#### Termination

The output buffer structure is shown in the Figure 5.



Figure 5. Simplified Output Structure

The outputs can be terminated to drive HCSL receiver (see Figure 6) or LVDS receiver (see Figure 7). HCSL output interface requires 49.9  $\Omega$  termination resistors to GND for generating the output levels. LVDS output interface may not

require the 100  $\Omega$  near the LVDS receiver if the receiver has internal 100  $\Omega$  termination. An optional series resistor  $R_L$  may be connected to reduce the overshoots in case of impedance mismatch.

#### HCSL INTERFACE



Figure 6. Typical Termination for HCSL Output Driver and Device Evaluation



# LVDS COMPATIBLE INTERFACE





#### **ORDERING INFORMATION**

| Device         | Temperature   | Package               | Shipping <sup>†</sup> |
|----------------|---------------|-----------------------|-----------------------|
| NB3N51054DTG   | –40°C to 85°C | TSSOP-24<br>(Pb-Free) | 96 Units / Rail       |
| NB3N51054DTR2G | -40°C to 85°C | TSSOP-24<br>(Pb-Free) | 2500 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

# TSSOP24 7.8x4.4, 0.65P CASE 948H

ISSUE B



NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. 1. 2.
- 3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL BE 0.08 MAX AT MMC. DAMBAR 4.
- DAMBAR PROTRUSION SHALL BE 0.08 MAX AT MMC. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT. DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION D IS DETERMINED AT DATUM PLANE H. DIMENSION E1 DOES NOT INCLUDE INTEGLE AD E1 ASH OP. 5
- DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE. DIMENSION E1 IS DETERMINED AT DATUM PLANE H.
- AT DATUMS A AND B ARE DETERMINED AT DATUM PLANE H. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEAT-ING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. 6. 7.

|     | MILLIMETERS |          |  |  |  |
|-----|-------------|----------|--|--|--|
| DIM | MIN         | MAX      |  |  |  |
| Α   |             | 1.20     |  |  |  |
| A1  | 0.05        | 0.15     |  |  |  |
| b   | 0.19        | 0.30     |  |  |  |
| C   | 0.09        | 0.20     |  |  |  |
| D   | 7.70 7.90   |          |  |  |  |
| Е   | 6.40        | 6.40 BSC |  |  |  |
| E1  | 4.30        | 4.50     |  |  |  |
| е   | 0.65        | 0.65 BSC |  |  |  |
| L   | 0.50 0.75   |          |  |  |  |
| L2  | 0.25        | 0.25 BSC |  |  |  |
| M   | 0°          | 8°       |  |  |  |

RECOMMENDED SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors hamless against all claims, costs, damages, and exponses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employeer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative