# Product Preview 2 Amp PLC Line Driver

## Description

The NCS5651 is a high efficiency, Class A/B, low distortion power line driver. It is optimized to accept a signal from a Power Line Carrier modem. The device consists of two Operational Amplifiers (opamps).

The output opamp is designed to drive up to 2 A peak into an isolation transformer or simple coil coupling to the mains. At an output current of 1.5 A, the output voltage is guaranteed to swing within 1 V or less of either rail giving the user improved SNR.

In addition to the output amplifier, a small–signal opamp is provided which can be configured as a unity gain follower buffer or can provide the first stage of a 4–pole low pass filter.

The NCS5651 offers a current limit, programmable with a single resistor, R–Limit, together with a current limit flag. The device provides two independent thermal flags with hysteresis: a thermal warning flag to let the user know the internal junction temperature has reached a user programmable thermal warning threshold and a thermal error flag that indicates the internal junction temperature has exceeded 150°C.

The NCS5651 has a power supply voltage range of 6–12 V. It can be shut down, leaving the outputs highly–impedant. The NCS5651 comes in a 20–lead QFN package ( $4 \times 4 \times 1 \text{ mm}^3$ ) with an exposed thermal pad for enhanced thermal reliability.

## Features

- Rail-to-Rail: Drop of Only  $\pm 1$  V with Iout = 1.5 A
- V<sub>BB</sub> Supply Voltage: 6–12 V
- Flexible 4<sup>th</sup>–Order Filtering
- Current-Limit Set with One Resistor
- Diagnostic Flags Level Shifted to V<sub>CC</sub> to Simplify Interface with External MCU
  - Thermal Warning Flag with Flexible Threshold Setting
  - Thermal Error flag and Shutdown
  - Overcurrent Flag
- Enable/Shutdown Control
- Extended Junction Temperature Range: -40°C to +125°C
- Small Package: 20–pin  $4 \times 4 \times 1 \text{ mm}^3$  NQFP with Exposed Thermal Pad
- Optimized for Operation in the Cenelec A to D Frequency Band
- This is a Pb–Free Device

## **Typical Applications**

- Power Line Communication Driver in AMM and AMR Metering Systems
- Valve, Actuator, and Motor Driver
- Audio

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.



# **ON Semiconductor®**

http://onsemi.com



## **ORDERING INFORMATION**

| Device      |   | Package            | Shipping           |
|-------------|---|--------------------|--------------------|
| NCS5651MNTX | G | QFN20<br>(Pb–Free) | 3000 / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part or orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





Table 1. NCS5651 PINOUT

| Signal Name | Туре   | Pin #  | Pin Description                                 |
|-------------|--------|--------|-------------------------------------------------|
| ENB         | Input  | 1      | Enable input (active low)                       |
| VCOM        | Power  | 2      | Virtual Common Voltage = (VCC – VEE)/2 (Note 1) |
| A+          | Input  | 3      | Non inverting input of Op Amp A                 |
| A–          | Input  | 4      | Inverting input of Op Amp A                     |
| AOUT        | Output | 5      | Output of Op Amp A                              |
| VBB         | Power  | 6, 7   | Positive Power Supply Amplifiers                |
| BOUT        | Output | 8, 9   | Output of Op Amp B                              |
| VEE         | Power  | 10, 11 | Negative Power Supply Amplifiers                |
| B-          | Input  | 12     | Inverting input of Op Amp B                     |
| B+          | Input  | 13     | Non inverting input of Op Amp B                 |
| VWARN       | Input  | 14     | Thermal Warning Temp Set                        |
| RLIMIT      | Input  | 15     | Output B Current Limit Set Resistor             |
| ILIM        | Output | 16     | Current Limit Flag                              |
| TSD         | Output | 17     | Thermal Shutdown Flag                           |
| TW          | Output | 18     | Thermal Warning Flag                            |
| VCC         | Power  | 19     | Logic supply                                    |
| GND         | Power  | 20     | Logic ground                                    |
| EXP         | Power  | -      | Exposed pad. To be connected to VEE potential   |

1. The principal purpose of pin 2 is to facilitate the implementation of the 4th-order low pass filter when operating on single-sided supply by providing a virtual common at mid-supply. When operating on dual balanced supplies, Pin 2 must be left floating and the external common of the dual supplies should be used for the filter implementation



Figure 2. NCS5651 Block Diagram

## Table 2. ABSOLUTE MAXIMUM RATINGS

| Symbol           | Parameter                                            | Min                   | Max                                          | Unit |
|------------------|------------------------------------------------------|-----------------------|----------------------------------------------|------|
| TJ               | Junction temperature                                 | -40                   | +160                                         | °C   |
| T <sub>STG</sub> | Storage temperature                                  | -65                   | +165                                         | °C   |
| VS               | Supply voltage (V <sub>BB</sub> to V <sub>EE</sub> ) | -0.3                  | 13.2                                         | V    |
| V <sub>ICR</sub> | Common Mode Voltage Range input                      | V <sub>EE</sub> – 0.3 | V <sub>BB</sub> + 0.3;<br>< V <sub>S</sub>   | V    |
| V <sub>CCM</sub> | Logic Supply Voltage                                 |                       | 5.5                                          | V    |
| VI               | Logic Input Voltage                                  | GND – 0.3             | V <sub>CC</sub> + 0.3;<br>< V <sub>CCM</sub> | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 3. THERMAL CHARACTERISTICS  $R_{\theta JA}$  obtained with 2S2P test boards according to JEDEC JESD51 standard.

| Symbol         | Rating                                       | Typical Value | Unit |
|----------------|----------------------------------------------|---------------|------|
| $R_{\thetaJA}$ | Thermal Resistance, Junction-to-Air (Note 3) | 38            | °C/W |

## Table 4. RECOMMENDED OPERATING CONDITIONS (Note 2)

| Symbol          | Parameter                                            | Min | Max  | Unit |
|-----------------|------------------------------------------------------|-----|------|------|
| T <sub>A</sub>  | Ambient Temperature                                  | -40 | +125 | °C   |
| V <sub>S</sub>  | Supply voltage (V <sub>BB</sub> to V <sub>EE</sub> ) | 6   | 12   | V    |
| V <sub>CC</sub> | Logic Supply voltage)                                | 3.0 | 5.0  | V    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 2. Refer to ELECTRICAL CHARACTERISTIS and APPLICATION INFORMATION for Safe Operating Area.

# Table 5. ELECTRICAL CHARACTERISTICS $V_{BB}$ = 12 V; -40°C $\leq$ T\_J $\leq$ +125°C

| Symbol            | Parameter                         | Condition                                                                                                                                                                                                                     | Min                   | Тур          | Max                 | Unit               |
|-------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|---------------------|--------------------|
| OPERATIO          | NAL AMPLIFIER A                   |                                                                                                                                                                                                                               |                       |              |                     |                    |
| V <sub>OS</sub>   | Input offset voltage              |                                                                                                                                                                                                                               |                       | ± 3          | ± 10                | mV                 |
| PSRR              | Power supply rejection ratio      |                                                                                                                                                                                                                               |                       | 25           | 150                 | $\mu V/V$          |
| Ι <sub>Β</sub>    | Input bias current (Note 3)       |                                                                                                                                                                                                                               |                       |              | 1                   | nA                 |
| e <sub>n</sub>    | Input voltage noise density       | f = 1 kHz; V <sub>IN</sub> = GND;<br>BW = 131 kHz                                                                                                                                                                             |                       | 250          |                     | nV/v <sub>Hz</sub> |
| V <sub>CM</sub>   | Common Mode voltage range         |                                                                                                                                                                                                                               | V <sub>EE</sub> – 0.1 |              | V <sub>BB</sub> – 3 | V                  |
| CMRR              | Common Mode Rejection Ration      | $V_{EE}-0.1 \leq V_{CM} \leq V_{CC}-3$                                                                                                                                                                                        | 70                    | 85           |                     | dB                 |
| Zi <sub>DIF</sub> | Differential Input Impedance      |                                                                                                                                                                                                                               |                       | 0.2  <br>1.5 |                     | GΩ   pF            |
| Zi <sub>CM</sub>  | Common Mode Input Impedance       |                                                                                                                                                                                                                               |                       | 0.2   3      |                     | GΩ   pF            |
| A <sub>OL</sub>   | Open Loop Gain (Note 3)           | R <sub>L</sub> = 500 Ω                                                                                                                                                                                                        | 80                    | 100          |                     | dB                 |
| GBW               | Gain Bandwidth Product            |                                                                                                                                                                                                                               |                       | 80           |                     | MHz                |
| FPBW              | Full Power Bandwidth (Note 3)     | CLG = +5; V <sub>OUT</sub> = 11 V <sub>PP</sub>                                                                                                                                                                               |                       | 1.5          |                     | MHz                |
| SR                | Slew Rate                         |                                                                                                                                                                                                                               |                       | 60           |                     | V/μs               |
| THD+N             | Total Harmonic Distortion + Noise | CLG = +1; $R_L = 500 \Omega$ ; $V_O = 8 V_{PP}$ ; f = 1 kHz; $C_{in} = 220 \mu$ F;<br>$C_{out} = 330 \mu$ F                                                                                                                   |                       | 0.015        |                     | %                  |
|                   |                                   | $\begin{array}{c} {\sf CLG} = +1; \; {\sf R}_L = 50 \; \Omega; \; {\sf V}_O = \\ 8 \; {\sf V}_{\sf PP}; \; f = 1 \; {\sf kHz}; \; {\sf C}_{\sf in} = 220 \; \mu{\sf F}; \\ {\sf C}_{\sf out} = 330 \; \mu{\sf F} \end{array}$ |                       | 0.023        |                     | %                  |
| V <sub>OH</sub>   | Output swing from Positive Rail   | P = 500 O to Mid. Supply                                                                                                                                                                                                      |                       | 0.3          | 1                   | V                  |
| V <sub>OL</sub>   | Output swing from Negative Rail   | $R_{L} = 500 \Omega$ to Mid–Supply                                                                                                                                                                                            |                       | 0.3          | 1                   | V                  |
| I <sub>SC</sub>   | Short-Circuit Current             |                                                                                                                                                                                                                               |                       | 280          |                     | mA                 |
| ZO                | Output Impedance                  | CLG = 4; f = 100 kHz                                                                                                                                                                                                          |                       | 0.25         |                     | Ω                  |
| C <sub>LOAD</sub> | Capacitive Load Drive             |                                                                                                                                                                                                                               |                       | 100          |                     | pF                 |

#### **OPERATIONAL AMPLIFIER B**

| V <sub>OS</sub>   | Input offset voltage         |                                                   |                       | ± 3      | ± 10                | mV                 |
|-------------------|------------------------------|---------------------------------------------------|-----------------------|----------|---------------------|--------------------|
| PSRR              | Offset versus power supply   |                                                   |                       | 25       | 150                 | $\mu V/V$          |
| Ι <sub>Β</sub>    | Input bias current (Note 3)  |                                                   |                       |          | 1                   | nA                 |
| e <sub>n</sub>    | Input voltage noise density  | f = 1 kHz; V <sub>IN</sub> = GND;<br>BW = 131 kHz |                       | 125      |                     | nV/v <sub>Hz</sub> |
| V <sub>CM</sub>   | Common Mode voltage range    |                                                   | V <sub>EE</sub> – 0.1 |          | V <sub>BB</sub> – 3 | V                  |
| CMRR              | Common Mode Rejection Ratio  | $V_{EE}-0.1 \leq V_{CM} \leq V_{BB}-3$            | 70                    | 85       |                     | dB                 |
| Zi <sub>DIF</sub> | Differential Input Impedance |                                                   |                       | 0.2   11 |                     | GΩ   pF            |
| Zi <sub>CM</sub>  | Common Mode Input Impedance  |                                                   |                       | 0.2   22 |                     | GΩ   pF            |
|                   |                              |                                                   |                       | 1        | 1                   |                    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Guaranteed by characterization or design
 CLG = Closed Loop Gain

## Table 5. ELECTRICAL CHARACTERISTICS V\_{BB} = 12 V; -40°C $\leq$ T\_J $\leq$ +125°C

| Symbol            | Parameter                                       | Condition                                                                            | Min  | Тур   | Max  | Unit |
|-------------------|-------------------------------------------------|--------------------------------------------------------------------------------------|------|-------|------|------|
| OPERATIO          | NAL AMPLIFIER B                                 |                                                                                      |      |       |      |      |
| GBW               | Gain Bandwidth Product                          |                                                                                      |      | 60    |      | MHz  |
| FPBW              | Full Power Bandwidth (Note 3)                   | CLG = +5; V <sub>OUT</sub> = 11 V <sub>PP</sub>                                      | 200  | 400   |      | kHz  |
| SR                | Slew Rate                                       |                                                                                      |      | 70    |      | V/μs |
|                   | Total Harmonic Distortion + Noise               | CLG = +1; R <sub>L</sub> = 50 Ω;<br>V <sub>O</sub> = 8 V <sub>PP</sub> ; f = 1 kHz   |      | 0.015 |      | %    |
| THD+N             | Iotal Harmonic Distortion + Noise               | CLG = +1; R <sub>L</sub> = 50 Ω;<br>V <sub>O</sub> = 8 V <sub>PP</sub> ; f = 100 kHz |      | 0.023 |      | %    |
| V <sub>OH</sub>   | Output swing from Positive Rail                 | Sourcing resp. Sinking                                                               |      | 0.7   | 1    | V    |
| V <sub>OL</sub>   | Output swing from Negative Rail                 | I <sub>OUT</sub> = 1.5 A                                                             |      | 0.4   | 1    | V    |
| I <sub>SC</sub>   | Short-Circuit Current                           |                                                                                      |      | 280   |      | mA   |
| ZO                | Output Impedance                                | CLG = 1; f = 100 kHz; ENB = 0                                                        |      | 0.065 |      | Ω    |
| ZO                | Output Impedance                                | ENB = 1                                                                              |      | 12    |      | MΩ   |
| C <sub>LOAD</sub> | Capacitive Load Drive                           |                                                                                      |      | 500   |      | nF   |
| ВОТН АМР          | LIFIERS COMBINED                                |                                                                                      |      |       |      |      |
| T <sub>J,SD</sub> | Junction temperature shutdown treshold          |                                                                                      | +150 | +160  |      | °C   |
| $T_{J,SD,R}$      | Junction temperature shutdown recovery treshold |                                                                                      |      | +135  |      | °C   |
| Τ <sub>W</sub>    | Thermal warning tolerance (Note 4)              | T <sub>W</sub> is determined by the ratio of 2 resistors                             |      | ± 10  |      | °C   |
| I <sub>LIM</sub>  | Current Limit Tolerance                         | I <sub>LIM</sub> is determined by a single resistor                                  |      | ± 50  |      | mA   |
| Vs                | Operating Voltage Range                         |                                                                                      |      | 6 12  | 13.2 | V    |
| I <sub>QE</sub>   | Quiescent Current, enabled                      | ENB = 0                                                                              |      | 20    | 40   | mA   |

LOGIC

 $I_{QD}$ 

V<sub>COM</sub>

| V <sub>CC</sub> | Logic Supply           | 3.0     | 3.3 | 5.5             | V  |
|-----------------|------------------------|---------|-----|-----------------|----|
| VIH             | ENB input level high   | GND + 2 |     | V <sub>CC</sub> | V  |
| V <sub>IL</sub> | ENB input level low    | GND     |     | GND +<br>0.8    | V  |
| IIH             | ENB input current high |         | 10  |                 | μA |
| Ι <sub>ΙL</sub> | ENB input current low  |         | 0.1 |                 | μΑ |
| V <sub>OH</sub> | Flag Output High level | GND + 2 |     |                 | V  |
| V <sub>OL</sub> | Flag Output Low level  |         |     | GND +<br>0.8    | V  |
| t <sub>sd</sub> | Output Shutdown time   |         | 60  |                 | ns |
| t <sub>en</sub> | Output Enable time     |         | 5   | 10              | μs |

ENB = 1

Internal resistive divider

120

6.0

5.8

150

6.2

μΑ

V

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 3. Guaranteed by characterization or design

Quiescent Current, disabled

Common mode voltage

4. CLG = Closed Loop Gain

# **TYPICAL CHARACTERISTICS**









Figure 5. Test Circuit for Figures 3 and 4

## **TYPICAL APPLICATION**



Figure 6. Typical Application Schematic for PLC modem

## Table 6. BILL OF MATERIALS

| Reference<br>Designator                           | Value<br>(typical) | Note                                                            | Manufacturer     | Part Number  |
|---------------------------------------------------|--------------------|-----------------------------------------------------------------|------------------|--------------|
| U <sub>1</sub>                                    |                    | Power Operational Amplifier                                     | ON Semiconductor | NCS5651      |
| U <sub>2</sub>                                    |                    | AND gate                                                        | ON Semiconductor | MC74VHC1G32  |
| D <sub>1</sub> , D <sub>2</sub>                   |                    | Schottky Power Diode                                            | ON Semiconductor | MBRA140      |
| D <sub>3</sub> , D <sub>4</sub>                   |                    | Schottky Power Diode                                            | ON Semiconductor | MBRA340      |
| $D_5$                                             |                    | Zener Transient Voltage suppressor                              | ON Semiconductor | 1SMA11ATG3   |
| D <sub>6</sub>                                    |                    | Zener Transient Voltage suppressor                              | ON Semiconductor | 1SMA12ATG3   |
| D <sub>7</sub>                                    |                    | Zener Transient Voltage suppressor                              | ON Semiconductor | P6SMB11CAT3G |
| D <sub>8</sub> , D <sub>9</sub> , D <sub>10</sub> |                    | Low power indication LED                                        |                  |              |
| R <sub>x</sub>                                    | TBD                |                                                                 |                  |              |
| C <sub>x</sub>                                    | TBD                |                                                                 |                  |              |
| L <sub>1</sub>                                    | 3,3 μH             | Saturation current $\ge$ 2 A                                    |                  |              |
| L <sub>2</sub>                                    | 10–27<br>μH        | Depending on transformer and communication carrier<br>frequency |                  |              |
| FB                                                | 600Z               | Ferrite bead, $\geq$ 1.5 A current rating                       |                  |              |
| Tr                                                |                    | Coupling transformer                                            |                  |              |

#### APPLICATION INFORMATION

#### **Exposed Thermal Pad**

The NCS5651 is capable of delivering 1.5 A, into a reactive load. Output signal swing should be kept as high as possible to minimize internal heat generation to keep the internal junction temperature as low as possible. The NCS5651 can swing to within 1 V of either rail without adding distortion. An exposed thermal pad is provided on the bottom of the device to facilitate heat dissipation. Application Note AND8402/D provides considerable details for optimizing the soldering down of the exposed pad.

#### Multi–Feedback Filter (MFB)

CENELEC EN 50065-1 is a European standard for signaling on low-voltage electrical installations in the frequency range 3 kHz to 148. 5 kHz. More specifically Part 1 of that specification deals with frequency bands and electromagnetic disturbances introduced into the electrical mains. A practical solution to meet this requirement is to place a 4<sup>th</sup>-order filter between the output of the modem and the isolation transformer connected to the mains. In this datasheet a MFB filter topology is proposed to help meet the requirements of the CENELEC standard. Four (4) pole filters require two op amps for implementation. The NCS5651 has an input pre-amplifier and an output power amplifier. Therefore only passive components (R's and C's) need to be added. In addition the NCS5651 has a mid-supply virtual common at pin 2 (Vcom) to facilitate implementation of the filter topology.

Figure 7 below shows the frequency response for each stage and the overall filter.



Figure 7. Amplifier Voltage versus Frequency

## Decoupling

Optimal stability and noise rejection will be implemented with power–supply bypassing placed as physically close to the device as possible. A parallel combination of 10  $\mu$ F and 10 nF is recommended for each sensitive point. For either

single–supply operation or split supply operation, bypass should be placed directly across  $V_{BB}$  to  $V_{EE}$ . In addition add bypass from  $V_{CC}$  to GND (Figure 8).



Figure 8. Decoupling Capacitors

#### Current Limit (R–Limit)

The 2 A output current of the NCS5651 can be programmed by the simple addition of a resistor ( $R_{LIM}$ ) from pin 15 to  $V_{EE}$  (see Figure 6). If the load current tries to exceed the set current limit, the ILIM flag will go logic High signaling the user to take any necessary action. When the current output recovers, the ILIM flag will return to logic Low. The curve in Figure 7 is tolerance typically to ±50 mA. Unlike traditional power amplifiers the NCS5651 current limits functions both when sourcing and sinking current. To calculate the resistance required to program a desired current limit the following equation can be used:



Figure 9. Programming the Current Limit

Figure 10 illustrates the required resistance to program the current limit.



Figure 10. RLIM in Function of the ILIM

#### **Thermal Shutdown and Thermal Warning Flag**

In the event load conditions cause internal over-heating the amplifier will go into shutdown to prevent damage. Under these conditions pin 17 the TSD flag (Thermal Shut Down) will go logic High. Thermal shutdown takes place at an internal junction temperature of approximately 160°C; the amplifier will recover to the Enabled mode when the junction temperature cools back down to approximately 135°C.

The user has the option to avoid entering into the TSD mode by monitoring the junction temperature via the Thermal Warning feature.

Figure 11 shows how the user can select any junction temperature (Twarn) in the range 105°C to 145°C by applying the appropriate voltage to pin 14. A simple way to implement this feature is by setting the ratio of a voltage divider between VBB (pins 6,7) and VEE (the negative supply, pin 10 or 11). The voltage ratio required to program the thermal warning of the NCS5651 can be calculated using the following equation:

$$V_{TW} = 6.665 \times 10^{-3} (T_{1}) + 1.72$$
 (eq. 1)



Figure 11. Setting the Thermal Warning Limit by Applying the Corresponding Threshold Voltage to Pin 14 (VWARN)

Figure 12 illustrates the linearity of the internal junction temperature to the required voltage on pin 14 (Twarn).



Figure 12. Thermal Warning Threshold in Function of Junction Temperature

#### Virtual Common (Vcom)

The principal purpose of  $V_{com}$  is to provide a convenient virtual common for implementing the 4<sup>th</sup>–order CENELEC filter when operating on single–sided power supply. When operating on balanced split supplies it is recommended to use the power supply common for the filter implementation and to leave  $V_{com}$  floating

#### **Digital Power Supply GND-Reference and Translators**

In many mixed signal applications analog GND and digital GND are not at the same potential. To minimize GND loop issues, the NCS5651 has a separate GND pin (pin 20) which should be used to reference the digital supply and the warning flags (pins 16, 17, and 18). In most applications this would be the same GND reference used for the PLC modem. Please note that at some point in the application digital GND and analog GND must be tied together.

#### PACKAGE DIMENSIONS

## QFN20, 4x4, 0.5P CASE 485E





DIMENSIONS: MILLIMETERS

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

**ON Semiconductor** and **W** are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemic.om/site/pdf/Patent–Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC products are not designed, intended, or authorized for use as components insystems intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use port to all applicable copyright taws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative