NCP114

## 300 mA CMOS Low Dropout Regulator

The NCP114 is 300 mA LDO that provides the engineer with a very stable, accurate voltage with low noise suitable for space constrained, noise sensitive applications. In order to optimize performance for battery operated portable applications, the NCP114 employs the dynamic quiescent current adjustment for very low $\mathrm{I}_{\mathrm{Q}}$ consumption at no-load.

## Features

- Operating Input Voltage Range: 1.7 V to 5.5 V
- Available in Fixed Voltage Options: 0.75 V to 3.6 V

Contact Factory for Other Voltage Options

- Very Low Quiescent Current of Typ. $50 \mu \mathrm{~A}$
- Standby Current Consumption: Typ. $0.1 \mu \mathrm{~A}$
- Low Dropout: 135 mV Typical at 300 mA
- $\pm 1 \%$ Accuracy at Room Temperature
- High Power Supply Ripple Rejection: 75 dB at 1 kHz
- Thermal Shutdown and Current Limit Protections
- Stable with a $1 \mu \mathrm{~F}$ Ceramic Output Capacitor
- Available in UDFN and TSOP Packages
- These are $\mathrm{Pb}-$ Free Devices


## Typical Applicaitons

- PDAs, Mobile phones, GPS, Smartphones
- Wireless Handsets, Wireless LAN, Bluetooth ${ }^{\circledR}$, Zigbee ${ }^{\circledR}$
- Portable Medical Equipment
- Other Battery Powered Applications


Figure 1. Typical Application Schematic


ON Semiconductor ${ }^{\text {® }}$
www.onsemi.com


XXX = Specific Device Code
A = Assembly Location
Y = Year
W = Work Week

- = Pb-Free Package
(Note: Microdot may be in either location)


## PIN CONNECTIONS



ORDERING INFORMATION
See detailed ordering, marking and shipping information on page 15 of this data sheet.

*Active output discharge function is present only in NCP114AMXyyyTCG devices. yyy denotes the particular $\mathrm{V}_{\text {OUT }}$ option.

Figure 2. Simplified Schematic Block Diagram

## PIN FUNCTION DESCRIPTION

| Pin No. <br> (UDFN4) | Pin No. <br> (TSOP5) | Pin Name | Description |
| :---: | :---: | :---: | :--- |
| 1 | 5 | OUT | Regulated output voltage pin. A small ceramic capacitor with minimum value of $1 \mu \mathrm{~F}$ is need- <br> ed from this pin to ground to assure stability. |
| 2 | 2 | GND | Power supply ground. |
| 3 | 3 | EN | Driving EN over 0.9 V turns on the regulator. Driving EN below 0.4 V puts the regulator into <br> shutdown mode. |
| 4 | 1 | IN | Input pin. A small capacitor is needed from this pin to ground to assure stability. |
| - | 4 | N/C | Not connected. This pin can be tied to ground to improve thermal dissipation. |
| - | - | EPAD | Exposed pad should be connected directly to the GND pin. Soldered to a large ground cop- <br> per plane allows for effective heat removal. |

## ABSOLUTE MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Input Voltage (Note 1) | $\mathrm{V}_{\text {IN }}$ | -0.3 V to 6 V | V |
| Output Voltage | VouT | -0.3 V to $\mathrm{VIN}+0.3 \mathrm{~V}$ or 6 V | V |
| Enable Input | V EN | -0.3 V to 6 V | V |
| Output Short Circuit Duration | tsc | $\infty$ | s |
| Maximum Junction Temperature | $\mathrm{T}_{\text {J(MAX) }}$ | 150 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | $\mathrm{T}_{\text {STG }}$ | -55 to 150 | ${ }^{\circ} \mathrm{C}$ |
| ESD Capability, Human Body Model (Note 2) | $\mathrm{ESD}_{\text {HBM }}$ | 2000 | V |
| ESD Capability, Machine Model (Note 2) | $\mathrm{ESD}_{\text {MM }}$ | 200 | V |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.
2. This device series incorporates ESD protection and is tested by the following methods:

ESD Human Body Model tested per EIA/JESD22-A114,
ESD Machine Model tested per EIA/JESD22-A115,
Latchup Current Maximum Rating tested per JEDEC standard: JESD78.
THERMAL CHARACTERISTICS (Note 3)

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Thermal Characteristics, UDFN4 1x1 mm <br> Thermal Resistance, Junction-to-Air | $\mathrm{R}_{\text {өJA }}$ | 170 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Characteristics, TSOP-5 <br> Thermal Resistance, Junction-to-Air | $\mathrm{R}_{\text {өJA }}$ | 236 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

3. Single component mounted on 1 oz , FR 4 PCB with $645 \mathrm{~mm}^{2} \mathrm{Cu}$ area.

## ELECTRICAL CHARACTERISTICS

$-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq 85^{\circ} \mathrm{C}$; $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {OUT }}(\mathrm{NOM})+1 \mathrm{~V}$ for $\mathrm{V}_{\text {OUT }}$ options greater than 1.5 V . Otherwise $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}$, whichever is greater; $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$, $\mathrm{C}_{I N}=\mathrm{C}_{\text {OUT }}=1 \mu \mathrm{~F}$, unless otherwise noted. $\mathrm{V}_{\mathrm{EN}}=0.9 \mathrm{~V}$. Typical values are at $\mathrm{T}_{J}=+25^{\circ} \mathrm{C}$. Min./Max. are for $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ and $\mathrm{T}_{J}=+85^{\circ} \mathrm{C}$ respectively (Note 4).

| Parameter | Test Conditions |  | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Input Voltage |  |  | $\mathrm{V}_{\mathrm{IN}}$ | 1.7 |  | 5.5 | V |
| Output Voltage Accuracy | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 85^{\circ} \mathrm{C}$ | $\mathrm{V}_{\text {OUT }} \leq 2.0 \mathrm{~V}$ | $\mathrm{V}_{\text {OUT }}$ | -40 |  | +40 | mV |
|  |  | $\mathrm{V}_{\text {OUT }}>2.0 \mathrm{~V}$ |  | -2 |  | +2 | \% |
| Line Regulation | Vout + $0.5 \mathrm{~V} \leq \mathrm{VIN} \leq 5.5 \mathrm{~V}\left(\mathrm{~V}_{\text {IN }} \geq 1.7 \mathrm{~V}\right)$ |  | Regline |  | 0.01 | 0.1 | \%/V |
| Load Regulation - UDFN package | lout $=1 \mathrm{~mA}$ to 300 mA |  | Regload |  | 12 | 30 | mV |
| Load Regulation - TSOP-5 package |  |  |  | 28 | 45 |  |
| Load Transient | $\begin{gathered} \text { IOUT }=1 \mathrm{~mA} \text { to } 300 \mathrm{~mA} \text { or } 300 \mathrm{~mA} \text { to } 1 \mathrm{~mA} \\ \text { in } 1 \mu \mathrm{~s}, \mathrm{C}_{\text {OUT }}=1 \mu \mathrm{~F} \end{gathered}$ |  |  | Tran LOAD |  | $\begin{aligned} & \hline-50 / \\ & +30 \end{aligned}$ |  | mV |
| Dropout Voltage - UDFN package (Note 5) | l OUT $=300 \mathrm{~mA}$ | $\mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}$ | $\mathrm{V}_{\text {DO }}$ |  | 365 | 460 | mV |
|  |  | $\mathrm{V}_{\text {OUT }}=1.85 \mathrm{~V}$ |  |  | 245 | 330 |  |
|  |  | $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$ |  |  | 155 | 230 |  |
|  |  | $\mathrm{V}_{\text {OUT }}=3.0 \mathrm{~V}$ |  |  | 145 | 220 |  |
|  |  | $\mathrm{V}_{\text {OUT }}=3.1 \mathrm{~V}$ |  |  | 140 | 210 |  |
|  |  | $\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}$ |  |  | 135 | 200 |  |
| Dropout Voltage - TSOP package (Note 5) | $\mathrm{I}_{\text {OUT }}=300 \mathrm{~mA}$ | $\mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}$ | $\mathrm{V}_{\text {D }}$ |  | 380 | 485 | mV |
|  |  | $\mathrm{V}_{\text {OUT }}=1.85 \mathrm{~V}$ |  |  | 260 | 355 |  |
|  |  | $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$ |  |  | 170 | 255 |  |
|  |  | $\mathrm{V}_{\text {OUT }}=3.0 \mathrm{~V}$ |  |  | 160 | 245 |  |
|  |  | $\mathrm{V}_{\text {OUT }}=3.1 \mathrm{~V}$ |  |  | 155 | 235 |  |
|  |  | $\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}$ |  |  | 150 | 225 |  |
| Output Current Limit | $\mathrm{V}_{\text {OUT }}=90 \% \mathrm{~V}_{\text {OUT }}$ (nom) |  | $\mathrm{I}_{\text {CL }}$ | 300 | 600 |  | mA |
| Ground Current | Iout $=0 \mathrm{~mA}$ |  | $\mathrm{I}_{\mathrm{Q}}$ |  | 50 | 95 | $\mu \mathrm{A}$ |
| Shutdown Current | V EN $\leq 0.4 \mathrm{~V}, \mathrm{VIN}=5.5 \mathrm{~V}$ |  | IDIS |  | 0.01 | 1 | $\mu \mathrm{A}$ |
| EN Pin Threshold Voltage High Threshold Low Threshold | $\mathrm{V}_{\text {EN }}$ Voltage increasing <br> $\mathrm{V}_{\text {EN }}$ Voltage decreasing |  | $\begin{aligned} & \mathrm{V}_{\text {EN_H }} \\ & \mathrm{V}_{\text {EN_LO }} \end{aligned}$ | 0.9 |  | 0.4 | V |
| EN Pin Input Current | V EN $=5.5 \mathrm{~V}$ |  | $\mathrm{l}_{\text {EN }}$ |  | 0.3 | 1.0 | $\mu \mathrm{A}$ |
| Power Supply Rejection Ratio | $\begin{gathered} \mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.1 \mathrm{~V} \\ \text { IOUT }=150 \mathrm{~mA} \end{gathered}$ | $\mathrm{f}=1 \mathrm{kHz}$ | PSRR |  | 75 |  | dB |
| Output Noise Voltage | $\begin{gathered} \mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=150 \mathrm{~mA} \\ f=10 \mathrm{~Hz} \text { to } 100 \mathrm{kHz} \end{gathered}$ |  | $\mathrm{V}_{\mathrm{N}}$ |  | 70 |  | $\mu \mathrm{V}_{\text {rms }}$ |
| Thermal Shutdown Temperature | Temperature increasing from $\mathrm{T} J=+25^{\circ} \mathrm{C}$ |  | $\mathrm{T}_{\text {SD }}$ |  | 160 |  | ${ }^{\circ} \mathrm{C}$ |
| Thermal Shutdown Hysteresis | Temperature falling from $\mathrm{T}_{\text {SD }}$ |  | $\mathrm{T}_{\text {SDH }}$ |  | 20 |  | ${ }^{\circ} \mathrm{C}$ |
| Active Output Discharge Resistance | VEN < 0.4 V, Version A only |  | $\mathrm{R}_{\text {DIS }}$ |  | 100 |  | $\Omega$ |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
4. Performance guaranteed over the indicated operating temperature range by design and/or characterization. Production tested at $T_{J}=T_{A}=25^{\circ} \mathrm{C}$. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.
5. Characterized when Vout falls 100 mV below the regulated voltage at $\mathrm{VIN}=\operatorname{Vout}(\mathrm{NOM})+1 \mathrm{~V}$.


Figure 3. Output Voltage vs. Temperature $\mathrm{V}_{\text {OUT }}=1.2 \mathrm{~V}$ (UDFN)


Figure 4. Output Voltage vs. Temperature $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$ (UDFN)


Figure 5. Quiescent Current vs. Input Voltage


Figure 6. Ground Current vs. Output Current


Figure 7. Ground Current vs. Temperature

$\mathrm{T}_{\mathrm{J}}$, JUNCTION TEMPERATURE ( ${ }^{\circ} \mathrm{C}$ )
Figure 8. Line Regulation vs. Output Current $\mathrm{V}_{\text {OUT }}=1.2 \mathrm{~V}$

## TYPICAL CHARACTERISTICS



Figure 9. Line Regulation vs. Temperature
$\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$


Figure 11. Load Regulation vs. Temperature $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$ (UDFN)


Figure 13. Dropout Voltage vs. Output Current $\mathrm{V}_{\text {OUT }}=3.45 \mathrm{~V}$ (UDFN)


Figure 10. Load Regulation vs. Temperature $\mathrm{V}_{\text {OUT }}=1.2 \mathrm{~V}$ (UDFN)


Figure 12. Dropout Voltage vs. Output Current $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$ (UDFN)


Figure 14. Dropout Voltage vs. Temperature $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$ (UDFN)


Figure 15. Dropout Voltage vs. Temperature $\mathrm{V}_{\text {OUT }}=3.45 \mathrm{~V}$ (UDFN)


Figure 17. Short-Circuit Current vs. Temperature


Figure 19. Enable Voltage Threshold vs. Temperature


Figure 16. Current Limit vs. Temperature

Figure 18. Short-Circuit Current vs. Input Voltage


Figure 20. Current to Enable Pin vs. Temperature

## NCP114

## TYPICAL CHARACTERISTICS



Figure 21. Disable Current vs. Temperature


Figure 22. Output Voltage Noise Spectral Density for $\mathrm{V}_{\mathrm{OUT}}=1.2 \mathrm{~V}, \mathrm{C}_{\mathrm{OUT}}=1 \mu \mathrm{~F}$


Figure 23. Output Voltage Noise Spectral Density for $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}, \mathrm{C}_{\text {OUT }}=1 \mu \mathrm{~F}$


Figure 24. Output Voltage Noise Spectral Density for $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}, \mathrm{C}_{\text {OUT }}=4.7 \mu \mathrm{~F}$

## TYPICAL CHARACTERISTICS



Figure 25. Power Supply Rejection Ratio,
$V_{\text {OUT }}=2.8 \mathrm{~V}, \mathrm{C}_{\text {OUT }}=1 \mu \mathrm{~F}$


Figure 27. Power Supply Rejection Ratio, $\mathrm{V}_{\text {OUT }}=3.45 \mathrm{~V}, \mathrm{C}_{\text {OUT }}=1 \mu \mathrm{~F}$


Figure 26. Power Supply Rejection Ratio, $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}, \mathrm{C}_{\text {OUT }}=4.7 \mu \mathrm{~F}$


Figure 28. Output Capacitor ESR vs. Output Current

## TYPICAL CHARACTERISTICS



Figure 29. Enable Turn-on Response, $C_{\text {OUT }}=1 \mu \mathrm{~F}, \mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$


Figure 31. Enable Turn-on Response, $C_{\text {OUT }}=4.7 \mu \mathrm{~F}, \mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$


Figure 33. Line Transient Response - Rising Edge, $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$


Figure 30. Enable Turn-on Response, $C_{\text {OUT }}=1 \mu \mathrm{~F}, \mathrm{I}_{\text {OUT }}=300 \mathrm{~mA}$


Figure 32. Enable Turn-on Response, $\mathrm{C}_{\text {OUT }}=4.7 \mu \mathrm{~F}$, $\mathrm{I}_{\text {OUT }}=300 \mathrm{~mA}$


Figure 34. Line Transient Response - Falling Edge, $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$

## TYPICAL CHARACTERISTICS



Figure 35. Line Transient Response - Rising Edge, $\mathrm{V}_{\text {Out }}=2.8 \mathrm{~V}$, I Out $=300 \mathrm{~mA}$


Figure 37. Load Transient Response - Rising Edge, $\mathrm{V}_{\text {OUT }}=1.2 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$ to 300 mA ,

$$
\mathrm{C}_{\text {OUT }}=1 \mu \mathrm{~F}, 4.7 \mu \mathrm{~F}
$$



Figure 39. Load Transient Response - Rising Edge, $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$ to 300 mA ,
$C_{\text {OUt }}=1 \mu \mathrm{~F}, 4.7 \mu \mathrm{~F}$


Figure 36. Line Transient Response - Falling Edge, $\mathrm{V}_{\text {OUt }}=2.8 \mathrm{~V}$, $\mathrm{I}_{\text {Out }}=300 \mathrm{~mA}$


Figure 38. Load Transient Response - Falling Edge, $\mathrm{V}_{\text {OUT }}=1.2 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$ to 300 mA , Cout $^{\text {= }} 1 \mu \mathrm{~F}, 4.7 \mu \mathrm{~F}$


Figure 40. Load Transient Response - Falling Edge, $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$ to 300 mA , Cout $^{\text {= }} 1 \mu \mathrm{~F}, 4.7 \mu \mathrm{~F}$

TYPICAL CHARACTERISTICS


Figure 41. Load Transient Response - Rising Edge, $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$, I $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$ to 300 mA , $\mathrm{V}_{\mathrm{IN}}=3.8 \mathrm{~V}, 5.5 \mathrm{~V}$


Figure 43. Turn-on/off - Slow Rising $\mathrm{V}_{\mathrm{IN}}$


Figure 42. Load Transient Response - Falling Edge, $\mathrm{V}_{\text {OUT }}=2.8 \mathrm{~V}$, I $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$ to 300 mA ,
$\mathrm{V}_{\mathrm{IN}}=3.8 \mathrm{~V}, 5.5 \mathrm{~V}$


Figure 44. Short-Circuit and Thermal Shutdown

## APPLICATIONS INFORMATION

## General

The NCP114 is a high performance 300 mA Low Dropout Linear Regulator. This device delivers very high PSRR (over 75 dB at 1 kHz ) and excellent dynamic performance as load/line transients. In connection with very low quiescent current this device is very suitable for various battery powered applications such as tablets, cellular phones, wireless and many others. The device is fully protected in case of output overload, output short circuit condition and overheating, assuring a very robust design.

## Input Capacitor Selection ( $\mathrm{C}_{\mathrm{IN}}$ )

It is recommended to connect at least a $1 \mu \mathrm{~F}$ Ceramic X5R or X7R capacitor as close as possible to the IN pin of the device. This capacitor will provide a low impedance path for unwanted AC signals or noise modulated onto constant input voltage. There is no requirement for the min. /max. ESR of the input capacitor but it is recommended to use ceramic capacitors for their low ESR and ESL. A good input capacitor will limit the influence of input trace inductance and source resistance during sudden load current changes. Larger input capacitor may be necessary if fast and large load transients are encountered in the application.

## Output Decoupling (COUT)

The NCP114 requires an output capacitor connected as close as possible to the output pin of the regulator. The recommended capacitor value is $1 \mu \mathrm{~F}$ and X7R or X5R dielectric due to its low capacitance variations over the specified temperature range. The NCP114 is designed to remain stable with minimum effective capacitance of $0.22 \mu \mathrm{~F}$ to account for changes with temperature, DC bias and package size. Especially for small package size capacitors such as 0402 the effective capacitance drops rapidly with the applied DC bias.

There is no requirement for the minimum value of Equivalent Series Resistance (ESR) for the Cout but the maximum value of ESR should be less than $2 \Omega$. Larger output capacitors and lower ESR could improve the load transient response or high frequency PSRR. It is not recommended to use tantalum capacitors on the output due to their large ESR. The equivalent series resistance of tantalum capacitors is also strongly dependent on the temperature, increasing at low temperature.

## Enable Operation

The NCP114 uses the EN pin to enable/disable its device and to deactivate/activate the active discharge function.

If the EN pin voltage is $<0.4 \mathrm{~V}$ the device is guaranteed to be disabled. The pass transistor is turned-off so that there is virtually no current flow between the IN and OUT. The active discharge transistor is active so that the output voltage $\mathrm{V}_{\text {OUT }}$ is pulled to GND through a $100 \Omega$ resistor. In the
disable state the device consumes as low as typ. 10 nA from the $\mathrm{V}_{\mathrm{IN}}$.
If the EN pin voltage $>0.9 \mathrm{~V}$ the device is guaranteed to be enabled. The NCP114 regulates the output voltage and the active discharge transistor is turned-off.
The EN pin has internal pull-down current source with typ. value of 300 nA which assures that the device is turned-off when the EN pin is not connected. In the case where the EN function isn't required the EN should be tied directly to IN.

## Output Current Limit

Output Current is internally limited within the IC to a typical 600 mA . The NCP114 will source this amount of current measured with a voltage drops on the $90 \%$ of the nominal $V_{\text {OUT }}$. If the Output Voltage is directly shorted to ground $\left(\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}\right)$, the short circuit protection will limit the output current to 630 mA (typ). The current limit and short circuit protection will work properly over whole temperature range and also input voltage range. There is no limitation for the short circuit duration.

## Thermal Shutdown

When the die temperature exceeds the Thermal Shutdown threshold ( $\mathrm{T}_{\mathrm{SD}}-160^{\circ} \mathrm{C}$ typical), Thermal Shutdown event is detected and the device is disabled. The IC will remain in this state until the die temperature decreases below the Thermal Shutdown Reset threshold ( $\mathrm{T}_{\text {SDU }}-140^{\circ} \mathrm{C}$ typical). Once the IC temperature falls below the $140^{\circ} \mathrm{C}$ the LDO is enabled again. The thermal shutdown feature provides the protection from a catastrophic device failure due to accidental overheating. This protection is not intended to be used as a substitute for proper heat sinking.

## Power Dissipation

As power dissipated in the NCP114 increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB , the board material, and the ambient temperature affect the rate of junction temperature rise for the part.
The maximum power dissipation the NCP114 can handle is given by:

$$
\begin{equation*}
\mathrm{P}_{\mathrm{D}(\mathrm{MAX})}=\frac{\left[85^{\circ} \mathrm{C}-\mathrm{T}_{\mathrm{A}}\right]}{\theta_{\mathrm{JA}}} \tag{eq.1}
\end{equation*}
$$

The power dissipated by the NCP114 for given application conditions can be calculated from the following equations:

$$
\begin{equation*}
\mathrm{P}_{\mathrm{D}} \approx \mathrm{~V}_{\mathrm{IN}}\left(\mathrm{I}_{\mathrm{GND}} @ \mathrm{I}_{\mathrm{OUT}}\right)+\mathrm{I}_{\mathrm{OUT}}\left(\mathrm{~V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right) \tag{eq.2}
\end{equation*}
$$



Figure 45. $\boldsymbol{\theta}_{\mathrm{JA}}$ vs. Copper Area (uDFN4)


Figure 46. $\theta_{\mathrm{JA}}$ vs. Copper Area (TSOP-5)

## Reverse Current

The PMOS pass transistor has an inherent body diode which will be forward biased in the case that $\mathrm{V}_{\text {OUT }}>\mathrm{V}_{\text {IN }}$. Due to this fact in cases, where the extended reverse current condition can be anticipated the device may require additional external protection.

## Power Supply Rejection Ratio

The NCP114 features very good Power Supply Rejection ratio. If desired the PSRR at higher frequencies in the range $100 \mathrm{kHz}-10 \mathrm{MHz}$ can be tuned by the selection of COUT capacitor and proper PCB layout.

## Turn-On Time

The turn-on time is defined as the time period from EN assertion to the point in which $V_{\text {OUT }}$ will reach $98 \%$ of its
nominal value. This time is dependent on various application conditions such as $\mathrm{V}_{\text {OUT(NOM) }}$, COUT and $\mathrm{T}_{\mathrm{A}}$. For example typical value for $\mathrm{V}_{\text {OUT }}=1.2 \mathrm{~V}, \mathrm{C}_{\text {OUT }}=1 \mu \mathrm{~F}$, $\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ is $90 \mu \mathrm{~s}$.

## PCB Layout Recommendations

To obtain good transient performance and good regulation characteristics place $\mathrm{C}_{\text {IN }}$ and COUT capacitors close to the device pins and make the PCB traces wide. In order to minimize the solution size, use 0402 capacitors. Larger copper area connected to the pins will also improve the device thermal resistance. The actual power dissipation can be calculated from the equation above (Equation 2). Expose pad should be tied the shortest path to the GND pin.

ORDERING INFORMATION

| Device | Voltage Option | Marking | Marking Rotation | Option | Package | Shipping ${ }^{\dagger}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NCP114AMX075TCG | 0.75 V | AW | $0^{\circ}$ | With active output discharge function | UDFN4 (Pb-Free) | 3000 / Tape \& Reel |
| NCP114AMX080TCG | 0.80 V | AT | $0^{\circ}$ |  |  |  |
| NCP114AMX090TCG | 0.9 V | AP | $0^{\circ}$ |  |  |  |
| NCP114AMX100TCG | 1.0 V | 6 | $180^{\circ}$ |  |  |  |
| NCP114AMX105TCG | 1.05 V | R | $0^{\circ}$ |  |  |  |
| NCP114AMX110TBG | 1.1 V | F | $180^{\circ}$ |  |  |  |
| NCP114AMX110TCG | 1.1 V | F | $180^{\circ}$ |  |  |  |
| NCP114AMX115TCG | 1.15 V | AM | $0^{\circ}$ |  |  |  |
| NCP114AMX120TBG | 1.2 V | T | $0^{\circ}$ |  |  |  |
| NCP114AMX120TCG | 1.2 V | T | $0^{\circ}$ |  |  |  |
| NCP114AMX125TCG | 1.25 V | A | $180^{\circ}$ |  |  |  |
| NCP114AMX130TCG | 1.3 V | AA | $0^{\circ}$ |  |  |  |
| NCP114AMX135TCG | 1.35 V | AN | $0^{\circ}$ |  |  |  |
| NCP114AMX150TCG | 1.5 V | V | $0^{\circ}$ |  |  |  |
| NCP114AMX160TCG | 1.6 V | 2 | $180^{\circ}$ |  |  |  |
| NCP114AMX180TBG | 1.8 V | J | $180^{\circ}$ |  |  |  |
| NCP114AMX180TCG | 1.8 V | J | $180^{\circ}$ |  |  |  |
| NCP114AMX185TCG | 1.85 V | Y | $0^{\circ}$ |  |  |  |
| NCP114AMX210TCG | 2.1 V | L | $180^{\circ}$ |  |  |  |
| NCP114AMX220TCG | 2.2 V | Q | $180^{\circ}$ |  |  |  |
| NCP114AMX240TCG | 2.4 V | AH | $0^{\circ}$ |  |  |  |
| NCP114AMX250TBG | 2.5 V | AF | $0^{\circ}$ |  |  |  |
| NCP114AMX250TCG | 2.5 V | AF | $0^{\circ}$ |  |  |  |
| NCP114AMX260TCG | 2.6 V | T | $180^{\circ}$ |  |  |  |
| NCP114AMX270TCG | 2.7 V | AJ | $0^{\circ}$ |  |  |  |
| NCP114AMX280TBG | 2.8 V | 2 | $0^{\circ}$ |  |  |  |
| NCP114AMX280TCG | 2.8 V | 2 | $0^{\circ}$ |  |  |  |
| NCP114AMX285TCG | 2.85 V | 3 | $0^{\circ}$ |  |  |  |
| NCP114AMX290TCG | 2.9 V | AZ | $0^{\circ}$ |  |  |  |
| NCP114AMX300TCG | 3.0 V | 4 | $0^{\circ}$ |  |  |  |
| NCP114AMX310TBG | 3.1 V | 5 | $0^{\circ}$ |  |  |  |
| NCP114AMX310TCG | 3.1 V | 5 | $0^{\circ}$ |  |  |  |
| NCP114AMX320TCG | 3.2 V | AG | $0^{\circ}$ |  |  |  |
| NCP114AMX330TBG | 3.3 V | 6 | $0^{\circ}$ |  |  |  |
| NCP114AMX330TCG | 3.3 V | 6 | $0^{\circ}$ |  |  |  |
| NCP114AMX345TCG | 3.45 V | AC | $0^{\circ}$ |  |  |  |
| NCP114AMX350TCG | 3.5 V | 4 | $180^{\circ}$ |  |  |  |
| NCP114AMX360TCG | 3.6 V | AU | $0^{\circ}$ |  |  |  |

ORDERING INFORMATION

| Device | Voltage <br> Option | Marking | Marking <br> Rotation | Option | Package | Shipping ${ }^{\dagger}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| NCP114BMX075TCG | 0.75 V | CW | $0^{\circ}$ |  |  |  |
| NCP114BMX100TCG | 1.0 V | 6 | $270^{\circ}$ |  |  |  |
| NCP114BMX120TCG | 1.2 V | T | $90^{\circ}$ |  |  |  |
| NCP114BMX150TCG | 1.5 V | V | $90^{\circ}$ | Without active output <br> discharge function | UDN4 <br> (Pb-Free) | 3000 / Tape \& Reel |
| NCP114BMX180TCG | 1.8 V | J | $270^{\circ}$ |  |  |  |
| NCP114BMX250TCG | 2.5 V | CF | $0^{\circ}$ |  |  |  |
| NCP114BMX280TCG | 2.8 V | 2 | $90^{\circ}$ |  |  |  |
| NCP114BMX300TCG | 3.0 V | 4 | $90^{\circ}$ |  |  |  |
| NCP114BMX330TCG | 3.3 V | 6 | $90^{\circ}$ |  |  |  |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

ORDERING INFORMATION

| Device | Voltage Option | Marking | Option | Package | Shipping ${ }^{\dagger}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| NCP114ASN080T1G | 0.8 V | CAY | With output active discharge function | $\begin{gathered} \text { TSOP-5 } \\ \text { (Pb-Free) } \end{gathered}$ | 3000 / Tape \& Reel |
| NCP114ASN120T1G | 1.2 V | CAC |  |  |  |
| NCP114ASN120T2G |  |  |  |  |  |
| NCP114ASN150T1G | 1.5 V | CAX |  |  |  |
| NCP114ASN150T2G |  |  |  |  |  |
| NCP114ASN180T1G | 1.8 V | CAD |  |  |  |
| NCP114ASN180T2G |  |  |  |  |  |
| NCP114ASN250T1G | 2.5 V | CAG |  |  |  |
| NCP114ASN250T2G |  |  |  |  |  |
| NCP114ASN260T1G | 2.6 V | CAQ |  |  |  |
| NCP114ASN270T1G | 2.7 V | CAV |  |  |  |
| NCP114ASN280T1G | 2.8 V | CAH |  |  |  |
| NCP114ASN280T2G |  |  |  |  |  |
| NCP114ASN290T1G | 2.9 V | CAU |  |  |  |
| NCP114ASN300T1G | 3.0 V | CAK |  |  |  |
| NCP114ASN330T1G | 3.3 V | CAL |  |  |  |
| NCP114ASN330T2G |  |  |  |  |  |
| NCP114BSN330T1G | 3.3 V | CDL | Without output active discharge |  |  |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## PACKAGE DIMENSIONS

TSOP-5
CASE 483
ISSUE M

NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL
4. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION A.
5. OPTIONAL CONSTRUCTION: AN ADDITIONAL TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD IS ALLOWED IN THIS LOCATION.
TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY.

| DIM | MILLIMETERS |  |
| :---: | :---: | :---: |
|  | MIN | MAX |
| A | 2.85 | 3.15 |
| B | 1.35 | 1.65 |
| C | 0.90 | 1.10 |
| D | 0.25 | 0.50 |
| G | 0.95 |  |
| BSC |  |  |
| H | 0.01 | 0.10 |
| J | 0.10 | 0.26 |
| K | 0.20 | 0.60 |
| M | $0^{\circ}$ | $10^{\circ}$ |
| $\mathbf{S}$ | 2.50 | 3.00 |

SOLDERING FOOTPRINT*

*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## PACKAGE DIMENSIONS

UDFN4 1.0x1.0, 0.65P
CASE 517CU
ISSUE A


NOTES:

1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.03 AND 0.07 FROM THE TERMINAL TIPS
4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS

|  | MILLIMETERS |  |
| :---: | :---: | :---: |
| DIM | MIN | MAX |
| A | --- | 0.60 |
| A1 | 0.00 |  |
| A3 | 0.15 |  |
| REF |  |  |
| b | 0.20 |  |
| D | 0.30 |  |
| D2 | 0.38 |  |
| E | 1.00 |  |
| BSC | BSC |  |
| e | 0.65 |  |
| LSCC |  |  |
| L2 | 0.20 | 0.30 |

RECOMMENDED MOUNTING FOOTPRINT*

*For additional information on our $\mathrm{Pb}-$ Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

Bluetooth is a registered trademark of Bluetooth SIG.
ZigBee is a registered trademark of ZigBee Alliance.


#### Abstract

ON Semiconductor and ON are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.


## PUBLICATION ORDERING INFORMATION

## IITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA
Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free

USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421337902910

ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

