• 5-V Single Power-Supply Operation

• Low Power Consumption ...... 80 mW Typ

Interchangeable With Fujitsu MB40778

TTL Digital Input Voltage

SLAS023C - FEBRUARY 1989 - REVISED MAY 1995

- 8-Bit Resolution
- ±0.2% Linearity
- Maximum Conversion Rate 30 MHz Typ 20 MHz Min
- Analog Output Voltage Range V<sub>DD</sub> to V<sub>DD</sub> –1 V

### description

The TLC5602x devices are low-power, ultra-high-speed video, digital-to-analog converters that use the LinEPIC<sup>™</sup> 1-µm CMOS process. The TLC5602x converts digital signals to analog signals at a sampling rate of dc to 20 MHz. Because of high-speed operation, the TLC5602x devices are suitable for digital video applications such as digital television, video processing with a computer, and radar-signal processing.

The TLC5602C is characterized for operation from 0°C to 70°C. The TLC5602M is characterized over the full military temperature range of –55°C to 125°C.



LinEPIC is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 1995, Texas Instruments Incorporated

SLAS023C - FEBRUARY 1989 - REVISED MAY 1995

| AVAILABLE OPTIONS |                                 |                              |                    |                    |  |  |  |  |  |
|-------------------|---------------------------------|------------------------------|--------------------|--------------------|--|--|--|--|--|
| PACKAGE           |                                 |                              |                    |                    |  |  |  |  |  |
| TA                | WIDE-BODY SMALL OUTLINE<br>(DW) | CERAMIC CHIP CARRIER<br>(FK) | CERAMIC DIP<br>(J) | PLASTIC DIP<br>(N) |  |  |  |  |  |
| 0°C to 70°C       | TLC5602CDW                      |                              |                    | TLC5602CN          |  |  |  |  |  |
| -55°C to 125°C    |                                 | TLC5602MFK                   | TLC5602MJ          |                    |  |  |  |  |  |

### functional block diagram



| STEP | DIGITAL INPUTS |    |    |    |    | OUTPUT |    |    |                      |
|------|----------------|----|----|----|----|--------|----|----|----------------------|
| SIEP | D7             | D6 | D5 | D4 | D3 | D2     | D1 | D0 | VOLTAGE <sup>†</sup> |
| 0    | L              | L  | L  | L  | L  | L      | L  | L  | 3.980 V              |
| 1    | L              | L  | L  | L  | L  | L      | L  | н  | 3.984 V              |
| I    |                |    |    |    |    |        |    |    | I                    |
| 127  | L              | Н  | Н  | Н  | Н  | Н      | Н  | Н  | 4.488 V              |
| 128  | н              | L  | L  | L  | L  | L      | L  | L  | 4.492 V              |
| 129  | н              | L  | L  | L  | L  | L      | L  | н  | 4.496 V              |
| I    |                |    |    |    |    |        |    |    | I                    |
| 254  | н              | Н  | н  | Н  | Н  | Н      | н  | L  | 4.996 V              |
| 255  | н              | н  | н  | н  | н  | Н      | н  | н  | 5.000 V              |

† V<sub>DD</sub> = 5 V and V<sub>ref</sub> = 4.02 V

## schematics of equivalent input and output



‡ANLG GND and DGTL GND do not connect internally and should be tied together as close to the device terminals as possible.



SLAS023C - FEBRUARY 1989 - REVISED MAY 1995

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, ANLG V <sub>DD</sub> , DGTL V <sub>DD</sub> | 0.5 V to 7 V             |
|-------------------------------------------------------------------|--------------------------|
| Digital input voltage range, V <sub>1</sub>                       | $\ldots$ $-0.5$ V to 7 V |
| Analog reference voltage range, V <sub>ref</sub>                  |                          |
| Operating free-air temperature range, T <sub>A</sub> : TLC5602C   | 0°C to 70°C              |
| TLC5602M                                                          | –55°C to 125°C           |
| Storage temperature range, T <sub>stg</sub>                       | –65°C to 150°C           |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds      |                          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating conditions

|                                                                |          | MIN | NOM | MAX  | UNIT |
|----------------------------------------------------------------|----------|-----|-----|------|------|
| Supply voltage, V <sub>DD</sub>                                |          |     | 5   | 5.25 | V    |
| Analog reference voltage, V <sub>ref</sub>                     |          |     | 4   | 4.2  | V    |
| High-level input voltage, VIH                                  |          | 2   |     |      | V    |
| Low-level input voltage, VIL                                   |          |     |     | 0.8  | V    |
| Pulse duration, CLK high or low, t <sub>w</sub>                |          |     |     |      | ns   |
| Setup time, data before CLK <sup>↑</sup> , t <sub>SU</sub>     |          |     |     |      | ns   |
| Hold time, data after CLK <sup>↑</sup> , t <sub>h</sub>        |          |     |     |      | ns   |
| Phase compensation capacitance, C <sub>COMD</sub> (see Note 1) |          | 1   |     |      | μF   |
| Load resistance, RL                                            |          | 75k |     |      | Ω    |
| Operating free-air temperature, T <sub>A</sub>                 | TLC5602C | 0   |     | 70   | °C   |
|                                                                | TLC5602M | -55 |     | 125  | C    |

NOTE 1: The phase compensation capacitor should be connected between COMP and ANLG GND.

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER          |                                                  |                                                                  | TEST CONDITIONS                                                                |          | MIN                 | TYP‡     | MAX                 | UNIT |
|--------------------|--------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------|----------|---------------------|----------|---------------------|------|
| Iн                 | High-level input current                         | Digital                                                          | V <sub>I</sub> = 5 V                                                           |          |                     | ±1       | μA                  |      |
| ١L                 | Low-level input current                          | inputs                                                           | V <sub>I</sub> = 0 V                                                           |          |                     | ±1       | μA                  |      |
| Iref               | Iref Input reference current                     |                                                                  | $V_{ref} = 4 V$                                                                |          |                     |          | 10                  | μA   |
| V <sub>FS</sub>    | V <sub>FS</sub> Full-scale analog output voltage |                                                                  | V <sub>DD</sub> = 5 V, V <sub>ref</sub> = 4.02 V                               |          | V <sub>DD</sub> -15 | $V_{DD}$ | V <sub>DD</sub> +15 | mV   |
| V <sub>ZS</sub>    |                                                  |                                                                  | $V_{DD} = 5 \text{ V}, V_{ref} = 4.02 \text{ V},$<br>$T_A = \text{full range}$ | TLC5602C | 3.919               | 3.98     | 4.042               |      |
|                    | Zero-scale analog output voltage                 |                                                                  |                                                                                | TLC5602M | 3.919               | 3.98     |                     | V    |
|                    |                                                  |                                                                  |                                                                                | TLC5602M | 3.919               | 3.98     |                     |      |
| -                  | Output resistance                                |                                                                  | $T_A = 25^{\circ}C$                                                            | TLC5602C | 60                  | 80       | 120                 | Ω    |
| r <sub>o</sub>     | Oulput resistance                                |                                                                  | T <sub>A</sub> = full range§                                                   | TLC5602M | 00                  | 00       | 120                 | 52   |
| Ci                 | C <sub>i</sub> Input capacitance                 |                                                                  | $f_{Clock} = 1 \text{ MHz}, \qquad T_A = 25^{\circ}C$                          |          |                     | 15       |                     | pF   |
| IDD Supply current |                                                  | $f_{clock} = 20 \text{ MHz},  V_{ref} = V_{DD} - 0.95 \text{ V}$ |                                                                                |          | 16                  | 25       | mA                  |      |

<sup>‡</sup> All typical values are at  $V_{DD} = 5$  V and  $T_A = 25^{\circ}$ C.

§ Full range for the TLC5602C is 0°C to 70°C, and full range for the TLC5602M is -55°C to 125°C.



SLAS023C - FEBRUARY 1989 - REVISED MAY 1995

### operating characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER           |                                              | TEST CONDITION                           | MIN      | TYP† | MAX    | UNIT  |    |
|---------------------|----------------------------------------------|------------------------------------------|----------|------|--------|-------|----|
| E <sub>L(adj)</sub> | Linearity error, best-straight-line          | T <sub>A</sub> = full range <sup>‡</sup> | TLC5602C |      |        | ±0.2% |    |
|                     |                                              | $T_A = 25^{\circ}C$                      | TLC5602M |      |        | ±0.2% |    |
|                     |                                              | T <sub>A</sub> = full range <sup>‡</sup> |          |      |        | ±0.4% |    |
| EL                  | Linearity error, end point                   |                                          |          |      | ±0.15% |       |    |
| ED                  | Linearity error, differential                |                                          |          |      |        | ±0.2% |    |
| G <sub>diff</sub>   | Differential gain                            | NTSC 40-IRE modulated ram                |          |      | 0.7%   |       |    |
| <sup>¢</sup> diff   | Differential phase                           | $f_{clock}$ = 14.3 MHz, $Z_L \ge 75$ ks  | Ω        |      | 0.4°   |       |    |
| t <sub>pd</sub>     | Propagation delay time, CLK to analog output | C <sub>L</sub> = 10 pF                   |          |      | 25     |       | ns |
| t <sub>S</sub>      | Settling time to within 1/2 LSB              | C <sub>L</sub> = 10 pF                   |          |      | 30     |       | ns |

<sup>†</sup> All typical values are at V<sub>DD</sub> = 5 V and T<sub>A</sub> = 25°C. <sup>‡</sup> Full range for the TLC5602C is 0°C to 70°C, and full range for the TLC5602M is -55°C to 125°C.



Figure 1. Voltage Waveforms



SLAS023C - FEBRUARY 1989 - REVISED MAY 1995



INSTRUMENTS POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

Figure 4

TYPICAL CHARACTERISTICS

SLAS023C - FEBRUARY 1989 - REVISED MAY 1995





NOTE A:  $V_{ref}$  is relative to ANLG GND.  $V_{DD}$  is the voltage between ANLG  $V_{DD}$  and DGTL  $V_{DD}$  tied together and ANLG GND and DGTL GND tied together.

Figure 7



SLAS023C - FEBRUARY 1989 - REVISED MAY 1995

## **APPLICATION INFORMATION**

The following design recommendations benefit the TLC5602 user:

- Physically separate and shield external analog and digital circuitry as much as possible to reduce system noise.
- Use RF breadboarding or RF printed-circuit-board (PCB) techniques throughout the evaluation and production process.
- Since ANLG GND and DGTL GND are not connected internally, these terminals need to be connected externally. With breadboards, these ground lines should connect to the power-supply ground through separate leads with proper supply bypassing. A good method is to use a separate twisted pair for the analog and digital supply lines to minimize noise pickup.

Use wide ground leads or a ground plane on the PCB layouts to minimize parasitic inductance and resistance. The ground plane is the better choice for noise reduction.

- ANLG V<sub>DD</sub> and DGTL V<sub>DD</sub> are also separated internally, so they must connect externally. These external PCB leads should also be made as wide as possible. Place a ferrite bead or equivalent inductance in series with ANLG V<sub>DD</sub> and the decoupling capacitor as close to the device terminals as possible before the ANLG V<sub>DD</sub> and DGTL V<sub>DD</sub> leads are connected together on the board.
- Decouple ANLG V<sub>DD</sub> to ANLG GND and DGTL V<sub>DD</sub> to DGTL GND with a 1-μF and 0.01-μF capacitor, respectively, as close as possible to the appropriate device terminals. A ceramic chip capacitor is recommended for the 0.01-μF capacitor.
- Connect the phase compensation capacitor between COMP and ANLG GND with as short a lead-in as possible.
- The no-connection (NC) terminals on the small-outline package should be connected to ANLG GND.
- Shield ANLG V<sub>DD</sub>, ANLG GND, and A OUT from the high-frequency terminals CLK and D7–D0. Place ANLG GND traces on both sides of the A OUT trace on the PCB.



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1995, Texas Instruments Incorporated