SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002

- 8-Bit Resolution
- ±0.2% Linearity
- **Maximum Conversion Rate** 30 MHz Typ 20 MHz Min
- **Analog Output Voltage Range**  $V_{DD}$  to  $V_{DD} - 1 V$

- TTL Digital Input Voltage
- 5-V Single Power-Supply Operation
- Low Power Consumption . . . 80 mW Typ
- Interchangeable With Fujitsu MB40778

#### description

The TLC5602x devices are low-power, ultra-high-speed video, digital-to-analog converters that use the LinEPIC™ 1-µm CMOS process. The TLC5602x converts digital signals to analog signals at a sampling rate of dc to 20 MHz. Because of high-speed operation, the TLC5602x devices are suitable for digital video applications such as digital television, video processing with a computer, and radar-signal processing.

The TLC5602C is characterized for operation from 0°C to 70°C. The TLC5602M is characterized over the full military temperature range of -55°C to 125°C.



LinEPIC is a trademark of Texas Instruments Incorporated.



#### **AVAILABLE OPTIONS**

| PACKAGE        |                              |                           |                    |                    |  |  |  |  |  |
|----------------|------------------------------|---------------------------|--------------------|--------------------|--|--|--|--|--|
| TA             | WIDE-BODY SMALL OUTLINE (DW) | CERAMIC CHIP CARRIER (FK) | CERAMIC DIP<br>(J) | PLASTIC DIP<br>(N) |  |  |  |  |  |
| 0°C to 70°C    | TLC5602CDW                   |                           |                    | TLC5602CN          |  |  |  |  |  |
| -55°C to 125°C |                              | TLC5602MFK                | TLC5602MJ          |                    |  |  |  |  |  |

## functional block diagram



#### **FUNCTION TABLE**

| STEP |    |    | DI | GITAL | INPUT | s     |    |    | OUTPUT               |
|------|----|----|----|-------|-------|-------|----|----|----------------------|
| SIEF | D7 | D6 | D5 | D4    | D3    | D2    | D1 | D0 | VOLTAGE <sup>†</sup> |
| 0    | L  | L  | L  | L     | L     | L     | L  | L  | 3.980 V              |
| 1    | L  | L  | L  | LLLL  |       | LLLLH |    | Н  | 3.984 V              |
|      |    |    |    |       | I     |       |    |    | I                    |
| 127  | L  | Н  | Н  | Н     | Н     | Н     | Н  | Н  | 4.488 V              |
| 128  | Н  | L  | L  | L     | L     | L     | L  | L  | 4.492 V              |
| 129  | Н  | L  | L  | L     | L     | L     | L  | Н  | 4.496 V              |
|      |    |    |    |       |       |       |    |    | 1                    |
| 254  | Н  | Н  | Н  | Н     | Н     | Н     | Н  | L  | 4.996 V              |
| 255  | Н  | Н  | Н  | Н     | Н     | Н     | Н  | Н  | 5.000 V              |

 $\dagger$  V<sub>DD</sub> = 5 V and V<sub>ref</sub> = 4.02 V

## schematics of equivalent input and output



<sup>‡</sup> ANLG GND and DGTL GND do not connect internally and should be tied together as close to the device terminals as possible.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, ANLG V <sub>DD</sub> , DGTL V <sub>DD</sub> | 0.5 V to 7 V   |
|-------------------------------------------------------------------|----------------|
| Digital input voltage range, V <sub>I</sub>                       | 0.5 V to 7 V   |
| Analog reference voltage range, V <sub>ref</sub>                  |                |
| Operating free-air temperature range, T <sub>A</sub> : TLC5602C   | 0°C to 70°C    |
| TLC5602M                                                          | –55°C to 125°C |
| Storage temperature range, T <sub>stq</sub>                       | –65°C to 150°C |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds      |                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|                                                                                                                                        |                                           |  | MIN  | NOM | MAX  | UNIT |
|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|------|-----|------|------|
| Supply voltage, V <sub>DD</sub>                                                                                                        |                                           |  | 4.75 | 5   | 5.25 | V    |
| Analog reference voltage, V <sub>ref</sub>                                                                                             |                                           |  | 3.8  | 4   | 4.2  | V    |
| High-level input voltage, V <sub>IH</sub>                                                                                              | High-level input voltage, V <sub>IH</sub> |  |      |     |      | V    |
| Low-level input voltage, V <sub>IL</sub> Pulse duration, CLK high or low, t <sub>W</sub> Setup time, data before CLK↑, t <sub>SU</sub> |                                           |  |      |     | 8.0  | V    |
| Pulse duration, CLK high or low, t <sub>W</sub>                                                                                        |                                           |  |      |     |      | ns   |
| Setup time, data before CLK↑, t <sub>SU</sub>                                                                                          |                                           |  |      |     |      | ns   |
| Hold time, data after CLK↑, th                                                                                                         |                                           |  | 12.5 |     |      | ns   |
| Phase compensation capacitance, Ccor                                                                                                   | np (see Note 1)                           |  | 1    |     |      | μF   |
| Load resistance, R <sub>L</sub>                                                                                                        |                                           |  | 75   |     |      | Ω    |
| Operating free-air temperature, TA                                                                                                     | TLC5602C                                  |  | 0    |     | 70   | °C   |
| Operating nee-an temperature, rg                                                                                                       | TLC5602M                                  |  | -55  |     | 125  | ر    |

NOTE 1: The phase compensation capacitor should be connected between COMP and ANLG GND.



## TLC5602C, TLC5602M VIDEO 8-BIT DIGITAL-TO-ANALOG CONVERTERS

SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                   |         | TES                                                                           | ST CONDITIONS            | MIN      | TYP‡                | MAX      | UNIT                |    |
|------------------|-----------------------------|---------|-------------------------------------------------------------------------------|--------------------------|----------|---------------------|----------|---------------------|----|
| lн               | High-level input current    | Digital | V <sub>I</sub> = 5 V                                                          |                          |          |                     | ±1       | μΑ                  |    |
| I <sub>I</sub> L | Low-level input current     | inputs  | V <sub>I</sub> = 0 V                                                          |                          |          |                     |          | ±1                  | μΑ |
| I <sub>ref</sub> | Input reference current     |         | V <sub>ref</sub> = 4 V                                                        |                          |          |                     |          | 10                  | μΑ |
| $V_{FS}$         | Full-scale analog output vo | oltage  | $V_{DD} = 5 V$ ,                                                              | $V_{ref} = 4.02 V$       |          | V <sub>DD</sub> -15 | $V_{DD}$ | V <sub>DD</sub> +15 | mV |
|                  |                             |         | .,,                                                                           | .,                       | TLC5602C | 3.919               | 3.98     | 4.042               |    |
| Vzs              | Zero-scale analog output v  | oltage/ | $V_{DD} = 5 \text{ V},$ $V_{ref} = 4.02 \text{ V},$ $T_A = \text{full range}$ | TLC5602M                 | 3.919    | 3.98                | 4.042    | V                   |    |
|                  |                             |         | TA = Tall Tallges                                                             |                          | TLC5602M | 3.919               | 3.98     | 4.062               |    |
| _                | Output registeres           |         | T <sub>A</sub> = 25°C                                                         |                          | TLC5602C | 60                  |          | 120                 | Ω  |
| r <sub>O</sub>   | Output resistance           |         | T <sub>A</sub> = full range§                                                  |                          | TLC5602M | 60                  | 80       | 120                 | 52 |
| Ci               | Input capacitance           |         | f <sub>clock</sub> = 1 MHz,                                                   | T <sub>A</sub> = 25°C    |          |                     | 15       | ·                   | pF |
| $I_{DD}$         | Supply current              |         | f <sub>clock</sub> = 20 MHz,                                                  | $V_{ref} = V_{DD} - 0.9$ | 95 V     |                     | 16       | 25                  | mA |

<sup>‡</sup> All typical values are at  $V_{DD} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

## operating characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                    | TEST CONE                      | TEST CONDITIONS              |  |        | MAX   | UNIT |
|---------------------|----------------------------------------------|--------------------------------|------------------------------|--|--------|-------|------|
|                     |                                              | T <sub>A</sub> = full range‡   | TLC5602C                     |  |        | ±0.2% |      |
| E <sub>L(adj)</sub> | Linearity error, best-straight-line          | T <sub>A</sub> = 25°C          | TLC5602M                     |  |        | ±0.2% |      |
|                     |                                              | T <sub>A</sub> = full range‡   | 1 LC3002IVI                  |  |        | ±0.4% |      |
| EL                  | Linearity error, end point                   |                                |                              |  | ±0.15% |       |      |
| E <sub>D</sub>      | Linearity error, differential                |                                |                              |  |        | ±0.2% |      |
| G <sub>diff</sub>   | Differential gain                            | NTSC 40-IRE mod                | ulated ramp,                 |  | 0.7%   |       |      |
| fdiff               | Differential phase                           | f <sub>clock</sub> = 14.3 MHz, | $Z_L \ge 75 \text{ k}\Omega$ |  | 0.4°   |       |      |
| t <sub>pd</sub>     | Propagation delay time, CLK to analog output | C <sub>L</sub> = 10 pF         |                              |  | 25     |       | ns   |
| t <sub>S</sub>      | Settling time to within 1/2 LSB              | C <sub>L</sub> = 10 pF         |                              |  | 30     | •     | ns   |

<sup>†</sup> All typical values are at  $V_{DD} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .



<sup>§</sup> Full range for the TLC5602C is 0°C to 70°C, and full range for the TLC5602M is –55°C to 125°C.

<sup>‡</sup> Full range for the TLC5602C is 0°C to 70°C, and full range for the TLC5602M is -55°C to 125°C.

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage Waveforms

#### TYPICAL CHARACTERISTICS





**ZERO-SCALE OUTPUT VOLTAGE** 

#### FREE-AIR TEMPERATURE 4.02 $V_{DD} = 5 V$ V<sub>ref</sub> = 4.02 V 4.01 Vzs - Zero-Scale Output Voltage - V See Note A 3.99 3.98 3.97 3.96 3.95 3.94 3.93 - 55 - 35 - 15 5 25 45 65 85 105 125 $T_A$ – Free-Air Temperature – $^{\circ}$ C

NOTE A: V<sub>ref</sub> is relative to ANLG GND. V<sub>DD</sub> is the voltage between ANLG V<sub>DD</sub> and DGTL V<sub>DD</sub> tied together and ANLG GND and DGTL GND tied together.

Figure 4



#### OUTPUT RESISTANCE vs FREE-AIR TEMPERATURE



Figure 5



**ZERO-SCALE OUTPUT VOLTAGE** 

## **TYPICAL CHARACTERISTICS**



## **REFERENCE VOLTAGE** $V_{DD} = 5 \text{ V}$ $T_A = 25^{\circ}C$ 4.8 See Note A Vzs - Zero-Scale Output Voltage - V 4.6 4.4 4.2 3.8

NOTE A:  $V_{ref}$  is relative to ANLG GND.  $V_{DD}$  is the voltage between ANLG  $V_{DD}$  and DGTL  $V_{DD}$  tied together and ANLG GND and DGTL GND tied together.

4.2

V<sub>ref</sub> - Reference Voltage - V

4.4

4.6

4.8

5

4

Figure 6 Figure 7

3.6

3.4 3.4

3.6

3.8

SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002

#### APPLICATION INFORMATION

The following design recommendations benefit the TLC5602 user:

- Physically separate and shield external analog and digital circuitry as much as possible to reduce system noise.
- Use RF breadboarding or RF printed-circuit-board (PCB) techniques throughout the evaluation and production process.
- Since ANLG GND and DGTL GND are not connected internally, these terminals need to be connected
  externally. With breadboards, these ground lines should connect to the power-supply ground through
  separate leads with proper supply bypassing. A good method is to use a separate twisted pair for the analog
  and digital supply lines to minimize noise pickup.
  - Use wide ground leads or a ground plane on the PCB layouts to minimize parasitic inductance and resistance. The ground plane is the better choice for noise reduction.
- ANLG V<sub>DD</sub> and DGTL V<sub>DD</sub> are also separated internally, so they must connect externally. These external
  PCB leads should also be made as wide as possible. Place a ferrite bead or equivalent inductance in series
  with ANLG V<sub>DD</sub> and the decoupling capacitor as close to the device terminals as possible before the ANLG
  V<sub>DD</sub> and DGTL V<sub>DD</sub> leads are connected together on the board.
- Decouple ANLG V<sub>DD</sub> to ANLG GND and DGTL V<sub>DD</sub> to DGTL GND with a 1-μF and 0.01-μF capacitor, respectively, as close as possible to the appropriate device terminals. A ceramic chip capacitor is recommended for the 0.01-μF capacitor.
- Connect the phase compensation capacitor between COMP and ANLG GND with as short a lead-in as possible.
- The no-connection (NC) terminals on the small-outline package should be connected to ANLG GND.
- Shield ANLG V<sub>DD</sub>, ANLG GND, and A OUT from the high-frequency terminals CLK and D7-D0. Place ANLG GND traces on both sides of the A OUT trace on the PCB.







.com 18-Sep-2008

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| TLC5602CDW       | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| TLC5602CDWG4     | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| TLC5602CDWR      | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| TLC5602CDWRG4    | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| TLC5602CN        | OBSOLETE              | PDIP            | N                  | 18   |                | TBD                        | Call TI          | Call TI                      |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jan-2013

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC5602CDWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jan-2013



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC5602CDWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |

DW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AC.



DW (R-PDSO-G20)

PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>