3

IN  $\Box$ 

DT I

 $V_{CC} \square$ 

PGND □

D PACKAGE (TOP VIEW)

SLVS195C - FEBRUARY 1999 - REVISED JANUARY 2001

7

6

8 D BOOT

☐ HIGHDR

→ BOOTLO

LOWDR

- Floating Bootstrap or Ground-Reference High-Side Driver
- Adaptive Dead-Time Control
- 50-ns Max Rise/Fall Times and 100-ns Max Propagation Delay 3.3-nF Load
- Ideal for High-Current Single or Multiphase Power Supplies
- 2.4-A Typical Peak Output Current
- 4.5-V to 15-V Supply Voltage Range
- Internal Schottky Bootstrap Diode
- Low Supply Current....3-mA Typical
- −40°C to 125°C Operating Virtual Junction Temperature
- Available in SOIC Package

## description

The TPS2832 and TPS2833 are MOSFET drivers for synchronous-buck power stages. These devices are ideal for designing a high-performance power supply using switching controllers that do not have MOSFET drivers. The drivers are designed to deliver 2.4-A peak currents into large capacitive loads. The high-side driver can be configured as a ground-reference driver or as a floating bootstrap driver. An adaptive dead-time control circuit eliminates shoot-through currents through the main power FETs during switching transitions and provides high efficiency for the buck regulator.

The TPS2832 has a noninverting input. The TPS2833 has an inverting input. The TPS2832/33 drivers, available in 8-terminal SOIC packages, operate over a junction temperature range of -40°C to 125°C.

#### **AVAILABLE OPTIONS**

|                | PACKAGED DEVICES     |
|----------------|----------------------|
| ТЈ             | SOIC<br>(D)          |
| -40°C to 125°C | TPS2832D<br>TPS2833D |

The D package is available taped and reeled. Add R suffix to device type (e.g., TPS2832DR)

#### **Related Synchronous MOSFET Drivers**

| DEVICE NAME | ADDITIONAL FEATURES           | INPUTS |             |  |
|-------------|-------------------------------|--------|-------------|--|
| TPS2830     | ENABLE, SYNC and CROWBAR      | CMOS   | Noninverted |  |
| TPS2831     | ENABLE, STINC and CROWBAR     | CIVIOS | Inverted    |  |
| TPS2834     | ENABLE, SYNC and CROWBAR      | TTL    | Noninverted |  |
| TPS2835     | ENABLE, STINC and CROWBAR     | 116    | Inverted    |  |
| TPS2836     | W/O ENABLE, SYNC and CROWBAR  | TTL    | Noninverted |  |
| TPS2837     | W/O ENABLE, STING and CROWBAR | 116    | Inverted    |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# functional block diagram



### **Terminal Functions**

| TERMIN | NAL |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                  |
|--------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                  |
| BOOT   | 8   | I   | Bootstrap terminal. A ceramic capacitor is connected between BOOT and BOOTLO terminals to develop the floating bootstrap voltage for the high-side MOSFET. The capacitor value is typically between 0.1 $\mu$ F and 1 $\mu$ F. A 1-M $\Omega$ resistor should be connected across the bootstrap capacitor to provide a discharge path when the driver has been powered down. |
| BOOTLO | 6   | 0   | This terminal connects to the junction of the high-side and low-side MOSFETs.                                                                                                                                                                                                                                                                                                |
| DT     | 3   | ı   | Dead-time control terminal. Connect DT to the junction of the high-side and low-side MOSFETs                                                                                                                                                                                                                                                                                 |
| HIGHDR | 7   | 0   | Output drive for the high-side power MOSFET                                                                                                                                                                                                                                                                                                                                  |
| IN     | 1   | ı   | Input signal to the MOSFET drivers (noninverting input for the TPS2832; inverting input for the TPS2833).                                                                                                                                                                                                                                                                    |
| LOWDR  | 5   | 0   | Output drive for the low-side power MOSFET                                                                                                                                                                                                                                                                                                                                   |
| PGND   | 2   |     | Power ground. Connect to the FET power ground.                                                                                                                                                                                                                                                                                                                               |
| VCC    | 4   | ı   | Input supply. Recommended that a 1 μF capacitor be connected from V <sub>CC</sub> to PGND.                                                                                                                                                                                                                                                                                   |



SLVS195C - FEBRUARY 1999 - REVISED JANUARY 2001

#### detailed description

#### low-side driver

The low-side driver is designed to drive low Rds(on) N-channel MOSFETs. The current rating of the driver is 2 A, source and sink.

#### high-side driver

The high-side driver is designed to drive low Rds(on) N-channel MOSFETs. The current rating of the driver is 2 A, source and sink. The high-side driver can be configured as a ground-reference driver or a floating bootstrap driver. The internal bootstrap diode, is a Schottky for improved drive efficiency. The maximum voltage that can be applied between the BOOT terminal and ground is 30 V.

#### dead-time (DT) control<sup>†</sup>

Dead-time control prevents shoot through current from flowing through the main power FETs during switching transitions by controlling the turn-on times of the MOSFET drivers. The high-side driver is not allowed to turn on until the gate drive voltage to the low-side FET is low, and the low-side driver is not allowed to turn on until the voltage at the junction of the power FETs (Vdrain) is low; the DT terminal connects to the junction of the power FETs.

#### IN†

The IN terminal is a digital terminal that is the input control signal for the drivers. The TPS2832 has a noninverting input; the TPS2833 has an inverting input.

†High-level input voltages on IN and DT must be greater than or equal to 0.7V<sub>CC</sub>.



SLVS195C - FEBRUARY 1999 - REVISED JANUARY 2001

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub> (see Note 1)                     | 0.3 V to 16 V                |
|------------------------------------------------------------------------|------------------------------|
| Input voltage range: BOOT to PGND (high-side driver ON)                | –0.3 V to 30 V               |
| BOOTLO to PGND                                                         | 0.3 V to 16 V                |
| BOOT to BOOTLO                                                         | 0.3 V to 16 V                |
| IN (see Note 2)                                                        | 0.3 V to 16 V                |
| DT (see Note 2)                                                        | 0.3 V to 30 V                |
| Continuous total power dissipation                                     | See Dissipation Rating Table |
| Operating virtual junction temperature range, T <sub>J</sub>           | –40°C to 125°C               |
| Storage temperature range, T <sub>stq</sub>                            | –65°C to 150°C               |
| Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{\scriptsize A}} \leq 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|-----------------------------------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| D       | 600 mW                                                                      | 6.0 mW/°C                                      | 330 mW                                | 240 mW                                |

#### recommended operating conditions

|                            | MIN | NOM MAX | UNIT |
|----------------------------|-----|---------|------|
| Supply voltage, VCC        | 4.5 | 15      | V    |
| Input voltage BOOT to PGND | 4.5 | 28      | V    |

# electrical characteristics over recommended operating virtual junction temperature range, $V_{CC} = 6.5 \text{ V}, C_L = 3.3 \text{ nF (unless otherwise noted)}$

#### supply current

|     | PARAMETER            | TEST CONDITIONS                                                                       |                                                   | MIN | TYP | MAX | UNIT |
|-----|----------------------|---------------------------------------------------------------------------------------|---------------------------------------------------|-----|-----|-----|------|
|     | Supply voltage range |                                                                                       |                                                   | 4.5 |     | 15  | V    |
|     | Quiescent current    | V <sub>CC</sub> =15 V                                                                 |                                                   |     |     | 100 | μΑ   |
| Vcc |                      | V <sub>CC</sub> =12 V,<br>f <sub>SWX</sub> = 200 kHz,<br>C <sub>HIGHDR</sub> = 50 pF, | BOOTLO grounded,<br>CLOWDR = 50 pF,<br>See Note 3 |     | 3   |     | mA   |

NOTE 3: Ensured by design, not production tested.



NOTES: 1. Unless otherwise specified, all voltages are with respect to PGND.

<sup>2.</sup> High-level input voltages on the IN and DT terminals must be greater than or equal to V<sub>CC</sub>.

SLVS195C - FEBRUARY 1999 - REVISED JANUARY 2001

electrical characteristics over recommended operating virtual junction temperature range,  $V_{CC} = 6.5 \text{ V}$ ,  $C_L = 3.3 \text{ nF}$  (unless otherwise noted) (continued)

#### output drivers

|              | PARAMETER                     | ₹                                                            | TEST CONDIT                                                  | TIONS                       | MIN | TYP | MAX | UNIT |  |
|--------------|-------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-----------------------------|-----|-----|-----|------|--|
|              |                               | Duty cycle < 2%,                                             | V <sub>BOOT</sub> – V <sub>BOOTLO</sub> = 4.5 V <sub>s</sub> | , V <sub>HIGHDR</sub> = 4 V | 0.7 | 1.1 |     |      |  |
|              | High-side sink (see Note 4)   | t <sub>pw</sub> < 100 μs                                     | $V_{BOOT} - V_{BOOTLO} = 6.5 V_{s}$                          | , V <sub>HIGHDR</sub> = 5 V | 1.1 | 1.5 |     | Α    |  |
|              | (300 14010 4)                 | (see Note 3)                                                 | VBOOT - VBOOTLO = 12 V,                                      | VHIGHDR = 10.5 V            | 2   | 2.4 |     |      |  |
|              | High-side                     | Duty cycle < 2%,                                             | VBOOT - VBOOTLO = 4.5 V                                      | , VHIGHDR = 0.5V            | 1.2 | 1.4 |     |      |  |
|              | source                        | t <sub>pw</sub> < 100 μs                                     | VBOOT - VBOOTLO = 6.5 V                                      | , VHIGHDR = 1.5 V           | 1.3 | 1.6 |     | Α    |  |
| Peak output- | (see Note 4)                  | (see Note 3)                                                 | $V_{BOOT} - V_{BOOTLO} = 12 V$                               | VHIGHDR = 1.5 V             | 2.3 | 2.7 |     |      |  |
| current      |                               | Duty cycle < 2%,                                             | V <sub>CC</sub> = 4.5 V,                                     | V <sub>LOWDR</sub> = 4 V    | 1.3 | 1.8 |     |      |  |
|              | Low-side sink (see Note 4)    | t <sub>pw</sub> < 100 μs                                     | $V_{CC} = 6.5 \text{ V},$                                    | V <sub>LOWDR</sub> = 5 V    | 2   | 2.5 |     | Α    |  |
|              | (666 11616 1)                 | (see Note 3)                                                 | V <sub>CC</sub> = 12 V,                                      | V <sub>LOWDR</sub> = 10.5 V | 3   | 3.5 |     |      |  |
|              | Low-side                      | Duty cycle < 2%,<br>t <sub>pw</sub> < 100 μs<br>(see Note 3) | $V_{CC} = 4.5 \text{ V},$                                    | $V_{LOWDR} = 0.5V$          | 1.4 | 1.7 |     |      |  |
|              | source<br>(see Note 4)        |                                                              | V <sub>CC</sub> = 6.5 V,                                     | V <sub>LOWDR</sub> = 1.5 V  | 2   | 2.4 |     | Α    |  |
|              |                               |                                                              | V <sub>CC</sub> = 12 V,                                      | V <sub>LOWDR</sub> = 1.5 V  | 2.5 | 3   |     |      |  |
|              | High-side sink (see Note 4)   |                                                              | VBOOT - VBOOTLO = 4.5 V                                      | , VHIGHDR = 0.5 V           |     |     | 5   |      |  |
|              |                               |                                                              | VBOOT - VBOOTLO = 6.5 V, VHIGHDR = 0.5 V                     |                             |     | 5   | Ω   |      |  |
|              |                               |                                                              | $V_{BOOT} - V_{BOOTLO} = 12 V$                               | V <sub>HIGHDR</sub> = 0.5 V |     |     | 5   |      |  |
|              | High-side source (see Note 4) |                                                              | $V_{BOOT} - V_{BOOTLO} = 4.5 V_{s}$                          | , V <sub>HIGHDR</sub> = 4 V | 75  |     | 75  |      |  |
|              |                               |                                                              | $V_{BOOT} - V_{BOOTLO} = 6.5 V_{s}$                          | , VHIGHDR = 6 V             |     |     | 75  | Ω    |  |
| Output       |                               |                                                              | VBOOT - VBOOTLO = 12 V,                                      | VHIGHDR =11.5 V             |     |     | 75  |      |  |
| resistance   |                               |                                                              | $V_{DRV} = 4.5 V,$                                           | V <sub>LOWDR</sub> = 0.5 V  |     |     | 9   |      |  |
|              | Low-side sink (se             | ee Note 4)                                                   | V <sub>DRV</sub> = 6.5 V                                     | V <sub>LOWDR</sub> = 0.5 V  |     |     | 7.5 | Ω    |  |
|              |                               |                                                              | V <sub>DRV</sub> = 12 V,                                     | V <sub>LOWDR</sub> = 0.5 V  |     |     | 6   |      |  |
|              |                               |                                                              | $V_{DRV} = 4.5 V,$                                           | V <sub>LOWDR</sub> = 4 V    |     |     | 75  |      |  |
|              | Low-side source               | (see Note 4)                                                 | $V_{DRV} = 6.5 V,$                                           | V <sub>LOWDR</sub> = 6 V    |     |     | 75  | Ω    |  |
|              |                               |                                                              | V <sub>DRV</sub> = 12 V,                                     | V <sub>LOWDR</sub> = 11.5 V |     |     | 75  |      |  |

NOTES: 3. Ensured by design, not production tested.

#### dead time

| PARAMETER       |                          |        | TEST CONDITIONS                             | MIN                | TYP | MAX | UNIT |
|-----------------|--------------------------|--------|---------------------------------------------|--------------------|-----|-----|------|
| ٧ıн             | High-level input voltage | LOWDR  | Over the Very range (see Note 3)            | 0.7V <sub>CC</sub> |     |     | V    |
| ٧ <sub>IL</sub> | Low-level input voltage  | LOVIDA | Over the V <sub>CC</sub> range (see Note 3) |                    |     | 1   | ٧    |
| ٧ıH             | High-level input voltage | DT     | Over the Vela range                         | 0.7V <sub>CC</sub> |     |     | V    |
| $V_{IL}$        | Low-level input voltage  | וטו    | Over the V <sub>CC</sub> range              |                    |     | 1   | V    |

NOTE 3: Ensured by design, not production tested.

#### digital control terminals

| L | PARAMETER |                          | TEST CONDITIONS                | MIN                | TYP | MAX | UNIT |
|---|-----------|--------------------------|--------------------------------|--------------------|-----|-----|------|
| I | $V_{IH}$  | High-level input voltage | Over the Valarange             | 0.7V <sub>CC</sub> |     |     | V    |
|   | $V_{IL}$  | Low-level input voltage  | Over the V <sub>CC</sub> range |                    |     | 1   | V    |



<sup>4.</sup> The pull-up/pull-down circuits of the drivers are bipolar and MOSFET transistors in parallel. The peak output current rating is the combined current from the bipolar and MOSFET transistors. The output resistance is the Rds(on) of the MOSFET transistor when the voltage on the driver output is less than the saturation voltage of the bipolar transistor.

# **TPS2832, TPS2833 FAST SYNCHRONOUS-BUCK MOSFET DRIVERS** WITH DEAD-TIME CONTROL SLVS195C - FEBRUARY 1999 - REVISED JANUARY 2001

# switching characteristics over recommended operating virtual junction temperature range, $C_L$ = 3.3 nF (unless otherwise noted)

| F                       | PARAMETER                                              | TEST CC                    | NDITIONS                  | MIN | TYP | MAX | UNIT |  |  |
|-------------------------|--------------------------------------------------------|----------------------------|---------------------------|-----|-----|-----|------|--|--|
|                         |                                                        | V <sub>BOOT</sub> = 4.5 V, | VBOOTLO = 0 V             |     |     | 60  |      |  |  |
|                         | HIGHDR output (see Note 3)                             | V <sub>BOOT</sub> = 6.5 V, | VBOOTLO = 0 V             |     |     | 50  | ns   |  |  |
| Rise time               |                                                        | V <sub>BOOT</sub> = 12 V,  | VBOOTLO = 0 V             |     |     | 50  |      |  |  |
| Kise tille              |                                                        | V <sub>CC</sub> = 4.5 V    |                           |     |     | 40  |      |  |  |
|                         | LOWDR output (see Note 3)                              | V <sub>CC</sub> = 6.5 V    |                           |     |     | 30  | ns   |  |  |
|                         |                                                        | V <sub>CC</sub> = 12 V     |                           |     |     | 30  |      |  |  |
|                         |                                                        | VBOOT = 4.5 V,             | V <sub>BOOTLO</sub> = 0 V |     |     | 60  |      |  |  |
|                         | HIGHDR output (see Note 3)                             | $V_{BOOT} = 6.5 V$         | V <sub>BOOTLO</sub> = 0 V |     |     | 50  | ns   |  |  |
| Fall time               |                                                        | V <sub>BOOT</sub> = 12 V,  | V <sub>BOOTLO</sub> = 0 V |     |     | 50  |      |  |  |
| r all tillle            | LOWDR output (see Note 3)                              | V <sub>CC</sub> = 4.5 V    |                           |     |     | 40  |      |  |  |
|                         |                                                        | $V_{CC} = 6.5 \text{ V}$   |                           |     |     | 30  | ns   |  |  |
|                         |                                                        | V <sub>CC</sub> = 12 V     |                           |     |     | 30  |      |  |  |
|                         | HIGHDR going low<br>(excluding dead time) (see Note 3) | $V_{BOOT} = 4.5 V$         | V <sub>BOOTLO</sub> = 0 V |     |     | 130 | ns   |  |  |
|                         |                                                        | $V_{BOOT} = 6.5 V$         | V <sub>BOOTLO</sub> = 0 V |     |     | 100 |      |  |  |
| Propagation delay time  |                                                        | V <sub>BOOT</sub> = 12 V,  | V <sub>BOOTLO</sub> = 0 V |     |     | 75  |      |  |  |
| 1 Topagation delay time | LOWDD sectors bint                                     | $V_{BOOT} = 4.5 V$         | V <sub>BOOTLO</sub> = 0 V |     |     | 80  | ns   |  |  |
|                         | LOWDR going high (excluding dead time) (see Note 3)    | $V_{BOOT} = 6.5 V$         | V <sub>BOOTLO</sub> = 0 V |     |     | 70  |      |  |  |
|                         | (                                                      | $V_{BOOT} = 12 V$ ,        | V <sub>BOOTLO</sub> = 0 V |     |     | 60  |      |  |  |
|                         | LOWDD spins law                                        | V <sub>CC</sub> = 4.5 V    |                           |     |     | 80  |      |  |  |
| Propagation delay time  | LOWDR going low (excluding dead time) (see Note 3)     | V <sub>CC</sub> = 6.5 V    |                           |     |     | 70  | ns   |  |  |
|                         | (                                                      | V <sub>CC</sub> = 12 V     |                           |     |     | 60  |      |  |  |
|                         | DT to LOWDR and                                        | V <sub>CC</sub> = 4.5 V    |                           | 40  |     | 170 |      |  |  |
| Driver nonoverlap time  | LOWDR to HIGHDR (see Note 3)                           | V <sub>CC</sub> = 6.5 V    |                           | 25  |     | 135 | ns   |  |  |
|                         | , ,                                                    | V <sub>CC</sub> = 12 V     |                           | 15  |     | 85  |      |  |  |

NOTE 3: Ensured by design, not production tested.



Figure 4

#### **TYPICAL CHARACTERISTICS**





Figure 3

#### TYPICAL CHARACTERISTICS





**HIGH-TO-LOW PROPAGATION DELAY TIME** 

# LOW-TO-HIGH PROPAGATION DELAY TIME



# HIGH-TO-LOW PROPAGATION DELAY TIME



Figure 8



#### TYPICAL CHARACTERISTICS



#### TYPICAL CHARACTERISTICS



#### **INPUT THRESHOLD VOLTAGE**



Figure 15



SLVS195C - FEBRUARY 1999 - REVISED JANUARY 2001

#### **APPLICATION INFORMATION**

Figure 16 shows the circuit schematic of a 100-kHz synchronous-buck converter implemented with a TL5001A pulse-width-modulation (PWM) controller and a TPS2833 driver. The converter operates over an input range from 4.5 V to 12 V and has a 3.3 V output. The circuit can supply 3 A continuous load and the transient load is 5 A. The converter achieves an efficiency of 94% for  $V_{IN} = 5$  V,  $I_{load} = 1$  A, and 93% for  $V_{in} = 5$  V,  $I_{load} = 3$  A.



Figure 16. 3.3 V 3 A Synchronous-Buck Converter Circuit

SLVS195C - FEBRUARY 1999 - REVISED JANUARY 2001

#### **APPLICATION INFORMATION**

Great care should be taken when laying out the pc board. The power-processing section is the most critical and will generate large amounts of EMI if not properly configured. The junction of Q1, Q2, and L1 should be very tight. The connection from Q1 drain to the positive sides of C5, C10, and C11 and the connection from Q2 source to the negative sides of C5, C10, and C11 should be as short as possible. The negative terminals of C7 and C12 should also be connected to Q2 source.

Next, the traces from the MOSFET driver to the power switches should be considered. The BOOTLO signal from the junction of Q1 and Q2 carries the large gate drive current pulses and should be as heavy as the gate drive traces. The bypass capacitor (C14) should be tied directly across  $V_{CC}$  and PGND.

The next most sensitive node is the FB node on the controller (terminal 4 on the TL5001A) This node is very sensitive to noise pickup and should be isolated from the high-current power stage and be as short as possible. The ground around the controller and low-level circuitry should be tied to the power ground as the output. If these three areas are properly laid out, the rest of the circuit should not have any other EMI problems and the power supply will be relatively free of noise.



SLVS195C - FEBRUARY 1999 - REVISED JANUARY 2001

#### **MECHANICAL DATA**

#### D (R-PDSO-G\*\*)

#### 14 PIN SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use.

Also see: Standard Terms and Conditions of Sale for Semiconductor Products, www.ti.com/sc/docs/stdterms.htm

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265