| Vcc(V): | 3~3.6 |
| Input level: | CML/HSTL/LVDS/LVPECL |
| Output level: | LVDS/LVPECL |
| Channels: | 2 |
| Output per Channel: | 2 |
| Freq(Typ.)(GHz): | 2 |
| Within Device Slew(Typ.)(ps): | 30 |
| Random Clock Jitter(Typ.)(ps): | 2 |
| Output Rise/Fall Times(Max.)(ps): | 421 |
| Package/Temperature(℃): | uMAX-10/-40~85 |